Received: by 2002:ac0:bc90:0:0:0:0:0 with SMTP id a16csp401068img; Wed, 20 Mar 2019 03:07:14 -0700 (PDT) X-Google-Smtp-Source: APXvYqwTkr5WsJGcrJQo8nYYhHOk2h5fQS01Q/hj2rK2g/632SCHEvu5xxukEJPqF0X0nK3glnR8 X-Received: by 2002:a63:f310:: with SMTP id l16mr6480817pgh.72.1553076434117; Wed, 20 Mar 2019 03:07:14 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1553076434; cv=none; d=google.com; s=arc-20160816; b=Yz1QbfGAjI6lZYSJuHTO29bRtNGD8b14qSfdKXFR9zYBjmldnjRpZuvVtF1F0QfaSb D9OsrVuFOJIbCZ8sDymP4yw9beJLnvqGr3QAfDFSF7K5mrhMFM6SlSxZeNzC9qci82b7 HSF+fOg84mbqqBPZdvm3RmNd7VNKN3H02hACuYtPdCejAkVnAR2xWHfGC0f9r3DpTv8z 37d9Pjh6xrkjmYyvx1tiD4EEwoPNXWvgJ4OftmnDKZPwRXRIIRKo24HfqB/0ESokxlN8 i7CveY/L+3JlJskWUBP/BWS4XNVuWkvv+hDLOiVQREa5wBva6hfzTtptuGdpVrisRkVD COxg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:message-id:date:subject:cc:to:from :dkim-signature; bh=it2EbfqIKkGakT1fEE8g/fE0QVmOppWgv7mGI6uSqEg=; b=s+xAeZJgJ3qLXBBX6DMfeVCjS0Fv4m4LB+HnpLZlVBCS5vbqai9uGoQFeaLwPCHylG VJqFVRX7vW4Y4/W3Q//XmwbIfb8hWVKhbH5OqIKw5LrSuZjFbD3vnbtqJQcaoWvKEpv8 SyLzUusmuKtvrBOX2M7WOjwGWNDdJSM1K5VjepoDnk+GlQsVG9JUVNQlZ1ZZM8DIG6f/ 2zZRZLpQ4IHMSaidnC7tsESrN2gdJkH1ZcqPa0vLqwERSi4l+tCxeZpxvAxEZC/326pn WXxxca8W897PX5IGcl/OIYKnOePo5RJ0fA+ppMhBm2DfP9Ngry4/LiQ3RZeMA6nDKChq /yWQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=cLqPdQOB; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 91si1568821ply.258.2019.03.20.03.06.57; Wed, 20 Mar 2019 03:07:14 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=cLqPdQOB; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726812AbfCTKGC (ORCPT + 99 others); Wed, 20 Mar 2019 06:06:02 -0400 Received: from mail-oi1-f194.google.com ([209.85.167.194]:43466 "EHLO mail-oi1-f194.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725966AbfCTKGC (ORCPT ); Wed, 20 Mar 2019 06:06:02 -0400 Received: by mail-oi1-f194.google.com with SMTP id 67so1290155oif.10 for ; Wed, 20 Mar 2019 03:06:02 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=from:to:cc:subject:date:message-id; bh=it2EbfqIKkGakT1fEE8g/fE0QVmOppWgv7mGI6uSqEg=; b=cLqPdQOBKlG14DWYeUi7imbmZmOZeC9+Iy8OCANwmMgEeXCaUVqjc6+1WbF8HbR1/k Ggwmuy4Ja7mQNDIZjCO8rgW2vmGtwOg4vazra3G9PpAeVjRLm9OhyxtcgSkyfpXFh21V htyYLYADPD4+dUx61SqKgg+hHvLEJrvTtxLEqq8gDHLkswHjPREgGWzreZpfxA43hVQp G03+69p4egQD7kmD4jRfP/apQbflnAHxf6cWlojFDhD75SP2TNt3Gq25iLv/sjqkKqTm s/9OdYVf34CLOiyK0SxONTbUrHlGig6yRVk7FZ9hVl4RHRcfdfEgd/HRYRJbIIyXQjUR 0dwQ== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id; bh=it2EbfqIKkGakT1fEE8g/fE0QVmOppWgv7mGI6uSqEg=; b=TLwPLuYsOxthsG6Gu3RTUhxF7if8b6laxf7NvSecj/kIgfLo7uSYOlZdK3JBJ76Atw LeLMSgx42RdTOfJnsVxmC+6KrFCUSX3l0IJ7PIaX4TfKGMI3eQyK8m+6lduNFUyKmHSh yjC0EZf5U4Z0CwsR8Ll0woLiD3+Av5iq75OKjEI6dqIeRL6FI3GVNsJjEOPzqD9DUFc7 JVQ4QxfZ6bLr3mGOckanWYndM1n3ghCWazsSaKZBs+oDgCiYnXUEKYgc0EGdM6rYBstG hYPlkDPK3mgIeE37LpDvQUQY2znfTf/mRh3rz1eUW84RG7rfwZ1CcdpuTiHW6O1cfSmi kOTQ== X-Gm-Message-State: APjAAAXiUQwOdZBXxtEaD9Q+Xz9mGVbELRpkQ9pEENmwydew9MTOHmsh D/2fACsjtgF123eLwspTtjICGQ== X-Received: by 2002:a54:4891:: with SMTP id r17mr4821054oic.7.1553076361704; Wed, 20 Mar 2019 03:06:01 -0700 (PDT) Received: from localhost.localdomain (li808-42.members.linode.com. [104.237.132.42]) by smtp.gmail.com with ESMTPSA id f62sm609238otb.54.2019.03.20.03.05.57 (version=TLS1_2 cipher=ECDHE-RSA-AES128-GCM-SHA256 bits=128/128); Wed, 20 Mar 2019 03:06:00 -0700 (PDT) From: Leo Yan To: Michael Turquette , Stephen Boyd , linux-clk@vger.kernel.org, linux-kernel@vger.kernel.org Cc: Leo Yan , stable@vger.kernel.org, Zhong Kaihua , John Stultz , Zhangfei Gao Subject: [PATCH v2] clk: hi3660: Mark clk_gate_ufs_subsys as critical Date: Wed, 20 Mar 2019 18:05:08 +0800 Message-Id: <20190320100508.6950-1-leo.yan@linaro.org> X-Mailer: git-send-email 2.17.1 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org clk_gate_ufs_subsys is a system bus clock, turning off it will introduce lockup issue during system suspend flow. Let's mark clk_gate_ufs_subsys as critical clock, thus keeps it on during system suspend and resume. Fixes: d374e6fd5088 ("clk: hisilicon: Add clock driver for hi3660 SoC") Cc: stable@vger.kernel.org Cc: Zhong Kaihua Cc: John Stultz Cc: Zhangfei Gao Suggested-by: Dong Zhang Signed-off-by: Leo Yan --- drivers/clk/hisilicon/clk-hi3660.c | 6 +++++- 1 file changed, 5 insertions(+), 1 deletion(-) diff --git a/drivers/clk/hisilicon/clk-hi3660.c b/drivers/clk/hisilicon/clk-hi3660.c index f40419959656..794eeff0d5d2 100644 --- a/drivers/clk/hisilicon/clk-hi3660.c +++ b/drivers/clk/hisilicon/clk-hi3660.c @@ -163,8 +163,12 @@ static const struct hisi_gate_clock hi3660_crgctrl_gate_sep_clks[] = { "clk_isp_snclk_mux", CLK_SET_RATE_PARENT, 0x50, 17, 0, }, { HI3660_CLK_GATE_ISP_SNCLK2, "clk_gate_isp_snclk2", "clk_isp_snclk_mux", CLK_SET_RATE_PARENT, 0x50, 18, 0, }, + /* + * clk_gate_ufs_subsys is a system bus clock, mark it as critical + * clock and keep it on for system suspend and resume. + */ { HI3660_CLK_GATE_UFS_SUBSYS, "clk_gate_ufs_subsys", "clk_div_sysbus", - CLK_SET_RATE_PARENT, 0x50, 21, 0, }, + CLK_SET_RATE_PARENT | CLK_IS_CRITICAL, 0x50, 21, 0, }, { HI3660_PCLK_GATE_DSI0, "pclk_gate_dsi0", "clk_div_cfgbus", CLK_SET_RATE_PARENT, 0x50, 28, 0, }, { HI3660_PCLK_GATE_DSI1, "pclk_gate_dsi1", "clk_div_cfgbus", -- 2.17.1