Received: by 2002:ac0:bc90:0:0:0:0:0 with SMTP id a16csp3278577img; Mon, 25 Mar 2019 07:15:44 -0700 (PDT) X-Google-Smtp-Source: APXvYqzKXoA9V5THSRA4WUcGM82ociGoAuKbHEpt+lSsmxQ55ZRB1FaLpriwPXHrbARFetlV0J8F X-Received: by 2002:a63:1410:: with SMTP id u16mr22134223pgl.420.1553523344771; Mon, 25 Mar 2019 07:15:44 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1553523344; cv=none; d=google.com; s=arc-20160816; b=O9uDucSmf1ImceWyNfefi7zq90G4+gLSfVLFJW/pO/kzLw99ZZt9MtKJBFZDfS2RAr y4gc04QpKcrnrPYLtt1sE8ZQg7YP3RyQ+UWytEWoUPSgqmfSyMMBk0EtFc9ofS8OqdwM MKlR0KvlgMPmXUxhrb9x7BfKfOWIQ0L+ObwGTzZbJtv/zuEpRKdmENjW+vjj770FQMCA uF1MrHoQb41IOhhUatIS84/v03waIxBswUOo0bbUGjeKT1KQ6Au/hKdC3r/Cup+RIQtU Wv5PTfH3czg+K2LCyVllIz8mMXRAMnFbWXQcMoMeQwmGRSSbdkSG7LkhuHGo8ZAlpBwD Wwrw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:to:from; bh=rWu+4p8PrCh4XHaj8tnREIKugpAliRZBugL3Q15l0fA=; b=M7TqKkicUckemtRHhpIH3+4qSMEKwWO2pFPBzXntqUEYsSMFq5CG+Pc6mY02WPKCoz 9kg0pzdS/1mmi7W8lZhkrF4ylbvzVggWQaakW7dT7ZwjCjswXIQe0oFq4B0kQGcR6G95 Le6rwnD2fHc69KeQ7tVxb6xauFx39zuZVvCR1dT2anqxDqYttX92jKBnBETYB07U8sUc tn58v+cfWYNt6UkL7QPgPaviuidIcWclJjpZqM1jF/PP11ZjMeGPM6iuqX+H4SDrrbns NKL/kyenFnRWcU1DS+D2sU3+k849fwaqhFmMbHyqaxtEuGWL7Kcst5EWJQ3Yol4muWJd eDng== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id f4si13180524pgv.118.2019.03.25.07.15.30; Mon, 25 Mar 2019 07:15:44 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728939AbfCYOOw (ORCPT + 99 others); Mon, 25 Mar 2019 10:14:52 -0400 Received: from honk.sigxcpu.org ([24.134.29.49]:47349 "EHLO honk.sigxcpu.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725355AbfCYOOu (ORCPT ); Mon, 25 Mar 2019 10:14:50 -0400 Received: from localhost (localhost [127.0.0.1]) by honk.sigxcpu.org (Postfix) with ESMTP id 193BEFB03; Mon, 25 Mar 2019 15:14:48 +0100 (CET) X-Virus-Scanned: Debian amavisd-new at honk.sigxcpu.org Received: from honk.sigxcpu.org ([127.0.0.1]) by localhost (honk.sigxcpu.org [127.0.0.1]) (amavisd-new, port 10024) with ESMTP id DrzOxxwe5QWs; Mon, 25 Mar 2019 15:14:45 +0100 (CET) Received: by bogon.sigxcpu.org (Postfix, from userid 1000) id E244240297; Mon, 25 Mar 2019 15:14:43 +0100 (CET) From: =?UTF-8?q?Guido=20G=C3=BCnther?= To: Maxime Ripard , dri-devel@lists.freedesktop.org, linux-arm-kernel@lists.infradead.org, Robert Chiras , Sam Ravnborg , Fabio Estevam , linux-kernel@vger.kernel.org Subject: [PATCH v7 2/3] dt-bindings: phy: Add documentation for mixel dphy Date: Mon, 25 Mar 2019 15:14:42 +0100 Message-Id: <3319783f60fedd7f0029dd60a51c76a75003fe05.1553523114.git.agx@sigxcpu.org> X-Mailer: git-send-email 2.20.1 In-Reply-To: References: MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add support for the MIXEL DPHY IP as found in the NXP's i.MX8MQ. Signed-off-by: Guido Günther Reviewed-by: Sam Ravnborg --- .../bindings/phy/mixel,mipi-dsi-phy.txt | 29 +++++++++++++++++++ 1 file changed, 29 insertions(+) create mode 100644 Documentation/devicetree/bindings/phy/mixel,mipi-dsi-phy.txt diff --git a/Documentation/devicetree/bindings/phy/mixel,mipi-dsi-phy.txt b/Documentation/devicetree/bindings/phy/mixel,mipi-dsi-phy.txt new file mode 100644 index 000000000000..d3646580412a --- /dev/null +++ b/Documentation/devicetree/bindings/phy/mixel,mipi-dsi-phy.txt @@ -0,0 +1,29 @@ +Mixel DSI PHY for i.MX8 + +The Mixel MIPI-DSI PHY IP block is e.g. found on i.MX8 platforms (along the +MIPI-DSI IP from Northwest Logic). It represents the physical layer for the +electrical signals for DSI. + +Required properties: +- compatible: Must be: + - "mixel,imx8mq-mipi-dphy" +- clocks: Must contain an entry for each entry in clock-names. +- clock-names: Must contain the following entries: + - "phy_ref": phandle and specifier referring to the DPHY ref clock +- reg: the register range of the PHY controller +- #phy-cells: number of cells in PHY, as defined in + Documentation/devicetree/bindings/phy/phy-bindings.txt + this must be <0> + +Optional properties: +- power-domains: phandle to power domain + +Example: + mipi_dphy: mipi_dphy@30A0030 { + compatible = "mixel,imx8mq-mipi-dphy"; + clocks = <&clk IMX8MQ_CLK_DSI_PHY_REF>; + clock-names = "phy_ref"; + reg = <0x30A00300 0x100>; + power-domains = <&pd_mipi0>; + #phy-cells = <0>; + }; -- 2.20.1