Received: by 2002:ac0:bc90:0:0:0:0:0 with SMTP id a16csp3796091img; Mon, 25 Mar 2019 18:44:04 -0700 (PDT) X-Google-Smtp-Source: APXvYqwvlb2X6V61VfW9vVAtm8Ta5C10zv54qc7rG3UdJ8jePERh8bddSC8i5YLJzE+YsZFgF4qx X-Received: by 2002:a62:ea0f:: with SMTP id t15mr27658612pfh.124.1553564644516; Mon, 25 Mar 2019 18:44:04 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1553564644; cv=none; d=google.com; s=arc-20160816; b=agJvpsla/HYFc5+Ero0YwgKe+JSMBFw9LfKXvomBMQszDb3HNjZnkrCJID/5q5Aqx2 abjbmVuD8ewLbSWRhoydfjwvw6vzwntKB1qVOhlx60SZIE/PKFk63Fg8cpZ+hViRoHEw xZBxhp8H/TpXdItvtMRXPVnJhHGgKCfIVCXuBTrpDLXjHdEdoLlEa4opr1PUhiaFd9fD o6F6RF/aurFhdwEFgkCj7KEGGb16FE4PQw1Ey8Z7Dhexj6Ni8iO1ovLJXVZ/FzBwkOX6 FJza5ovAgrImSh5At/ixUlY/tJxN+hYVbxoHB2M9VDjIutulh9PT06f24UdvRJQITi3L H0/A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:cc:to:subject:message-id:date:from :in-reply-to:references:mime-version:dkim-signature; bh=/3XK5GOPxAQUpany3NyfthCvA+CpkSALQSGO2iDMpSg=; b=udjdDY7F2Cj6NsCZTto8WW7eBeT2M23t6xR5827M75n27OHly1OBs4QybL23pIvdNY kbly19hXiZY+D+TlzoPHhNDnKWGCXkcvo+Ui+h17OjD4Cfe0bvAwRzrAKdheQSS3w174 6bgSxMfSW4eZzpgUJAy8HYQSEYnO3QeV4+1Lw+qcua6cRW0lwv71f+dwC+Y7Xq7F4YN5 wFUAHRKbaR7Xm2YbyTl2VtAmZiTF4sbdm3IXxGDQ9esZoEjw7fF0erVPM1tV6yOPMNCo asUmOiiv/QgQjQrtCBZYVL0+3uvOkA3YLwFx5qQzrC4EyYWY+J+bCRdGSj7U77/m+acA pwDw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@google.com header.s=20161025 header.b=fFHCyj0y; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=REJECT sp=REJECT dis=NONE) header.from=google.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 59si16080043plp.100.2019.03.25.18.43.49; Mon, 25 Mar 2019 18:44:04 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@google.com header.s=20161025 header.b=fFHCyj0y; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=REJECT sp=REJECT dis=NONE) header.from=google.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1730700AbfCZBmD (ORCPT + 99 others); Mon, 25 Mar 2019 21:42:03 -0400 Received: from mail-lf1-f67.google.com ([209.85.167.67]:37824 "EHLO mail-lf1-f67.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727506AbfCZBmD (ORCPT ); Mon, 25 Mar 2019 21:42:03 -0400 Received: by mail-lf1-f67.google.com with SMTP id u2so7403946lfd.4 for ; Mon, 25 Mar 2019 18:42:01 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=20161025; h=mime-version:references:in-reply-to:from:date:message-id:subject:to :cc; bh=/3XK5GOPxAQUpany3NyfthCvA+CpkSALQSGO2iDMpSg=; b=fFHCyj0yzqcZamsuRxTkoB7Uw3xW8ZlH2aPybLhvUPC6L/o5oM92nbIP5Lf5rVhsG/ Nfqwyp0CPIAl4Ytrk519XOL71Dap3Ke9+AObcb30W2tXsKA5zCMEd0Fc4vxcKZTJBeM3 NAmf3ljD5jsfz3pEfrxywCVYuSdcsIIQ5FQXKut5w6laepMp5e6sJBXlvw68YX1F8oKW j2lIndCaH9/AGFJV3TbAtuJcSZ4u770dbPLZfxrLJLZeuyeARYjsyfMnRYQeRXNboYAJ WKE9gD70it79FNLyvs45QCm+AA4zyMGO9U/A76C6B4Kek75dfW+d4WCZzyB8dUVTJG4t PSjw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:mime-version:references:in-reply-to:from:date :message-id:subject:to:cc; bh=/3XK5GOPxAQUpany3NyfthCvA+CpkSALQSGO2iDMpSg=; b=IW6hKJP3DrTHOor1fUgwpEfyhm4BknAy+EiP5t3EJEIDLshAI35TW7oLIcI9bI6elX MsAq9BpTBwWwod1sDRN+WWhJ6OLcA1rZpTnyr7aLLSfpVpqg8WhWfOa9HavRj9SijaLP S/Zr5d8m2rf0PxFQsBoyq3hvYOMTWInC0I1K3Phm7tn/w6I5Lm7o3fM3LPNALmD0eqV3 VBAKdGHRC2k3Cnj5G63V/dILnPKeYk+NhyPlOCJnk0wP5DTf0NBZs0zqof7qU5VNKZrC 2v6/2Ff28ZVW9CvY/ZNYe5BTe9G7xrxOLaycsOJdGA71STXsyOKU8gnLFjLJiQgGavNV 15kQ== X-Gm-Message-State: APjAAAXc0E0zy8LkR3gaKB9shcuigXutAvQSQpKx5LY+SVuPq9zeY5FK 0SGDIxKPAAcl+s3ZGBE6jrnSz1h1qnOiDd6kvLmiLA== X-Received: by 2002:a19:8c1e:: with SMTP id o30mr13346527lfd.137.1553564520206; Mon, 25 Mar 2019 18:42:00 -0700 (PDT) MIME-Version: 1.0 References: <20190313222124.229371-1-rajatja@google.com> <20190316081752.GA21812@raj-desk2.iind.intel.com> <3fc03e60-492a-e9b5-ac9b-caa17f8a8e27@linux.intel.com> In-Reply-To: From: Rajat Jain Date: Mon, 25 Mar 2019 18:41:23 -0700 Message-ID: Subject: Re: [PATCH 1/2] platform/x86: intel_pmc_core: Convert to a platform_driver To: "Bhardwaj, Rajneesh" Cc: Rajat Jain , Rajneesh Bhardwaj , "Wysocki, Rafael J" , Vishwanath Somayaji , Darren Hart , Andy Shevchenko , Platform Driver , Linux Kernel Mailing List , Furquan Shaikh , Evan Green , Srinivas Pandruvada , "Box, David E" Content-Type: text/plain; charset="UTF-8" Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi Rajneesh, On Mon, Mar 25, 2019 at 3:23 AM Bhardwaj, Rajneesh wrote: > > Hi Rajat > > On 23-Mar-19 6:00 AM, Rajat Jain wrote: > > Hi Rajneesh, > > > > > > > > On Fri, Mar 22, 2019 at 12:56 PM Bhardwaj, Rajneesh > > wrote: > >> Some suggestions below > >> > >> On 18-Mar-19 8:36 PM, Rajat Jain wrote: > >> > >> On Sat, Mar 16, 2019 at 1:30 AM Rajneesh Bhardwaj > >> wrote: > >> > >> On Wed, Mar 13, 2019 at 03:21:23PM -0700, Rajat Jain wrote: > >> > >> Convert the intel_pmc_core driver to a platform driver. There is no > >> functional change. Some code that tries to determine what kind of > >> CPU this is, has been moved code is moved from pmc_core_probe() to > >> > >> Possible typo here. > >> > >> Ummm, you mean grammar error I guess? Sure, I will rephrase. > >> > >> pmc_core_init(). > >> > >> Signed-off-by: Rajat Jain > >> > >> Thanks for sending this. This is certainly useful to support suspend-resume > >> functionality for this driver which is otherwise only possible with PM > >> notifiers otherwise and that is not desirable. Initially this was a PCI > >> driver and after design discussion it was converted to module. I would like > >> to consult Andy and Srinivas for their opinion about binding it to actual > >> platform bus instead of the virtual bus as in its current form. In one of the > >> internal versions, we used a known acpi PNP HID. > >> > >> Sure, if there is an established ACPI PNP HID, then we could bind it > >> using that, on platforms where we are still developing BIOS / > >> coreboot. However, this might not be possible for shipping systems > >> (Kabylake / skylake) where there is no plan to change the BIOS. > >> > >> In one of our internal patches, i had used HID of power engine plugin. IIRC, During my testing it was working on KBL, CNL with UEFI BIOS but i highly recommend testing it. > >> > >> ---8<----8<----- > >> > >> +static const struct acpi_device_id pmc_acpi_ids[] = { > >> > >> + {"INT33A1", 0}, /* _HID for Intel Power Engine, _CID PNP0D80*/ > >> > >> + { } > >> > >> }; > > We do not have this device in any of our ACPI tables today. If Intel > > can confirm that this is a well known HID to be used for attaching > > this driver, we can start putting it on our platform's ACPI going > > forward (Whiskeylake, Cometlake, Cannonlake, Icelake ...). But I > > believe we also need to have this driver attach with the device on > > older platforms (Skylake, Kabylake, Amberlake) that are already > > shipping, and running a Non UEFI BIOS (that may not have this HID > > since it is not published). > > > > Currently the intel_pmc_core driver attaches itself to the following > > table of CPU families, without regard to whether it has that HID in > > the ACPI or not: > > > > static const struct x86_cpu_id intel_pmc_core_ids[] = { > > INTEL_CPU_FAM6(SKYLAKE_MOBILE, spt_reg_map), > > INTEL_CPU_FAM6(SKYLAKE_DESKTOP, spt_reg_map), > > INTEL_CPU_FAM6(KABYLAKE_MOBILE, spt_reg_map), > > INTEL_CPU_FAM6(KABYLAKE_DESKTOP, spt_reg_map), > > INTEL_CPU_FAM6(CANNONLAKE_MOBILE, cnp_reg_map), > > INTEL_CPU_FAM6(ICELAKE_MOBILE, icl_reg_map), > > {} > > }; > > In the past i tried one hybrid approach i.e. PCI and Platform driver at > the same time. Based on that, i feel that this idea of spilling probe > like this may not be the best option. The ACPI CID that i suggested is > available on most Intel Core Platforms that i have worked on and i can > help you in verifying it with UEFI BIOS if you want. Meanwhile, please > see this https://patchwork.kernel.org/patch/9806565/ it gives some > background about this ACPI ID and also points to the LPIT spec. > > > > > So to avoid a regression, I suggest that we still maintain the above > > table (may be eliminate few entries) and always attach if the CPU is > > among the table, and if the CPU is not among the table, use the ACPI > > HID to attach. I propose to attach to at least Skylake and Kabylake > > systems using the table above, and for Canonlake and Icelake and > > newer, we can rely on BIOS providing the ACPI HID. Of course I do not > > know if all non-Google Canonlake/Icelake platforms will have this HID > > in their BIOS. If we are not sure, we can include Canonlake and > > Icelake also in that list, an. Please let me know what do you think. > > If Coreboot firmware can not be updated for the shipping devices, then > can Chromium kernel take the suggested deviation which i think gets > updated OTA periodically? For upstream, I am waiting to hear from > Rafael, Andi, David and Srinivas for their inputs. So if everyone here thinks we should completely switch to using the ACPI HID "INT33A1" for attaching to the device, sure, we can do that. Yes, for Chromeos, we can put in a work around internally that ensures that shipping chromebooks (Kabylake etc) can work fine without that ACPI ID. What I do not know is if that will cause any regressions outside of Chromeos. Can you discuss with Rafael, Andy, Srinivas internally and let me know on how they'd like to proceed on this. The other option is to apply this patch as-is so we know that there is no "functional change" and thus no possible regression (so the driver continues to attach to those and only those systems that it used to, before this patch). And then introduce the ACPI ID Change as a new independent patch. Let me know. Thanks, Rajat > > > > > Thanks, > > > > Rajat > > > >> > >> > >> -builtin_pci_driver(intel_pmc_core_driver); > >> > >> +static struct platform_driver pmc_plat_driver = { > >> > >> + .remove = pmc_plat_remove, > >> > >> + .probe = pmc_plat_probe, > >> > >> + .driver = { > >> > >> + .name = "pmc_core_driver", > >> > >> + .acpi_match_table = ACPI_PTR(pmc_acpi_ids), > >> > >> + }, > >> > >> +}; > >> > >> --- > >> This is rebased off > >> git://git.infradead.org/linux-platform-drivers-x86.git/for-next > >> > >> drivers/platform/x86/intel_pmc_core.c | 93 ++++++++++++++++++++------- > >> 1 file changed, 68 insertions(+), 25 deletions(-) > >> > >> diff --git a/drivers/platform/x86/intel_pmc_core.c b/drivers/platform/x86/intel_pmc_core.c > >> index f2c621b55f49..55578d07610c 100644 > >> --- a/drivers/platform/x86/intel_pmc_core.c > >> +++ b/drivers/platform/x86/intel_pmc_core.c > >> @@ -19,6 +19,7 @@ > >> #include > >> #include > >> #include > >> +#include > >> #include > >> > >> #include > >> @@ -854,12 +855,59 @@ static const struct dmi_system_id pmc_core_dmi_table[] = { > >> {} > >> }; > >> > >> -static int __init pmc_core_probe(void) > >> +static int pmc_core_probe(struct platform_device *pdev) > >> { > >> - struct pmc_dev *pmcdev = &pmc; > >> + struct pmc_dev *pmcdev = platform_get_drvdata(pdev); > >> + int err; > >> + > >> + pmcdev->regbase = ioremap(pmcdev->base_addr, > >> + pmcdev->map->regmap_length); > >> + if (!pmcdev->regbase) > >> + return -ENOMEM; > >> + > >> + mutex_init(&pmcdev->lock); > >> + pmcdev->pmc_xram_read_bit = pmc_core_check_read_lock_bit(); > >> + > >> + err = pmc_core_dbgfs_register(pmcdev); > >> + if (err < 0) { > >> + dev_warn(&pdev->dev, "debugfs register failed.\n"); > >> + iounmap(pmcdev->regbase); > >> + return err; > >> + } > >> + > >> + dmi_check_system(pmc_core_dmi_table); > >> + dev_info(&pdev->dev, " initialized\n"); > >> + return 0; > >> +} > >> + > >> +static int pmc_core_remove(struct platform_device *pdev) > >> +{ > >> + struct pmc_dev *pmcdev = platform_get_drvdata(pdev); > >> + > >> + pmc_core_dbgfs_unregister(pmcdev); > >> + mutex_destroy(&pmcdev->lock); > >> + iounmap(pmcdev->regbase); > >> + return 0; > >> +} > >> + > >> +static struct platform_driver pmc_core_driver = { > >> + .driver = { > >> + .name = "pmc_core", > >> + }, > >> + .probe = pmc_core_probe, > >> + .remove = pmc_core_remove, > >> +}; > >> + > >> +static struct platform_device pmc_core_device = { > >> + .name = "pmc_core", > >> +}; > >> + > >> +static int __init pmc_core_init(void) > >> +{ > >> + int ret; > >> > >> Please use reverse x-mas tree style. > >> > >> OK, will do. > >> > >> const struct x86_cpu_id *cpu_id; > >> + struct pmc_dev *pmcdev = &pmc; > >> u64 slp_s0_addr; > >> - int err; > >> > >> cpu_id = x86_match_cpu(intel_pmc_core_ids); > >> if (!cpu_id) > >> @@ -880,36 +928,31 @@ static int __init pmc_core_probe(void) > >> else > >> pmcdev->base_addr = slp_s0_addr - pmcdev->map->slp_s0_offset; > >> > >> - pmcdev->regbase = ioremap(pmcdev->base_addr, > >> - pmcdev->map->regmap_length); > >> - if (!pmcdev->regbase) > >> - return -ENOMEM; > >> + platform_set_drvdata(&pmc_core_device, pmcdev); > >> > >> - mutex_init(&pmcdev->lock); > >> - pmcdev->pmc_xram_read_bit = pmc_core_check_read_lock_bit(); > >> + ret = platform_device_register(&pmc_core_device); > >> + if (ret) > >> + return ret; > >> > >> - err = pmc_core_dbgfs_register(pmcdev); > >> - if (err < 0) { > >> - pr_warn(" debugfs register failed.\n"); > >> - iounmap(pmcdev->regbase); > >> - return err; > >> - } > >> + ret = platform_driver_register(&pmc_core_driver); > >> + if (ret) > >> + goto out_remove_dev; > >> > >> - dmi_check_system(pmc_core_dmi_table); > >> - pr_info(" initialized\n"); > >> return 0; > >> + > >> +out_remove_dev: > >> + platform_device_unregister(&pmc_core_device); > >> + return ret; > >> } > >> -module_init(pmc_core_probe) > >> > >> -static void __exit pmc_core_remove(void) > >> +static void __init pmc_core_exit(void) > >> { > >> - struct pmc_dev *pmcdev = &pmc; > >> - > >> - pmc_core_dbgfs_unregister(pmcdev); > >> - mutex_destroy(&pmcdev->lock); > >> - iounmap(pmcdev->regbase); > >> + platform_driver_unregister(&pmc_core_driver); > >> + platform_device_unregister(&pmc_core_device); > >> } > >> -module_exit(pmc_core_remove) > >> + > >> +module_init(pmc_core_init); > >> +module_exit(pmc_core_exit); > >> > >> MODULE_LICENSE("GPL v2"); > >> MODULE_DESCRIPTION("Intel PMC Core Driver"); > >> -- > >> 2.21.0.360.g471c308f928-goog > >> > >> -- > >> Best Regards, > >> Rajneesh