Received: by 2002:ac0:bc90:0:0:0:0:0 with SMTP id a16csp3962410img; Mon, 25 Mar 2019 23:37:06 -0700 (PDT) X-Google-Smtp-Source: APXvYqwV9Vhvuf8+ZqARgsHUdnw9HIhHu4TcoLSJ/6/12Rxnv9a5rsInFbS3CQGNSfF74n14vKRa X-Received: by 2002:a62:307:: with SMTP id 7mr6626892pfd.259.1553582226382; Mon, 25 Mar 2019 23:37:06 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1553582226; cv=none; d=google.com; s=arc-20160816; b=xK+JBRSdNnTZ9+XToKleQEidOK+A9oIg+NZYyAXtRiJHSWnuIqzpyMGVmKfIyH4Gpx iE5R0cikcMQxdGp9BzqeHB6pbh4mYrNQBQ5ENfX3yHX8Iuqt1r0ySR7Rb+m84+7Rw269 dFgu3xzP6FUVmSm2sNOY45l8AEUjA5dxfJN7ZdAtSS64nwVhHaMyTQCuUcZoEFM9wrzn UDUzEJsIu1ZzUxRzREGCNplFbxqRp3COgKQWaFB+4j80exPKTHtdDWpvU94DYfs9iNqD n0DMuxmSCdwFTSSMqJTDi+8CtNgqt9H4+L0H0ySY4xVYGiH/RRmKbYPlWYe+7HNleYTZ yBLQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=Z1HVwxxuTvW2QCD1fDHCrHNC0jEgM4hUWd65poeaejE=; b=jBfKKNU7zUxo/AfaCDmP5QzZNYIjAxAR5nuG9vk0NF2y8sWsRfwSeKCo8aGHBme8sk oyX7p+8IQLq+xb88nj3wpg08ZFQj4ja3ENoUxYG2Fo902yjayvwm7TkN+dxm1T4yCpja T6n/ArP+jnIQQzZcwU3s6I0WrQY95Y0h8R7g5Sb6U5vbW4fOeIGoc+foAojtWmj9u7cD Xq5sRi9KrAYF+84lhf1e4l+GZU6qs34ylDZdP/+PD7EA3ir6o1c2OAReOku1GPel9Qpa D/aNFvthFdjz7XyKHRhohNUBu3kBNI0MjsYmThZVpu496q9nPXCNiCL4RR/r70T6+Nxi 1anQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=NOKobFyY; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id y24si4777047plr.255.2019.03.25.23.36.51; Mon, 25 Mar 2019 23:37:06 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=NOKobFyY; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1731870AbfCZGe3 (ORCPT + 99 others); Tue, 26 Mar 2019 02:34:29 -0400 Received: from mail.kernel.org ([198.145.29.99]:45020 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1731869AbfCZGe1 (ORCPT ); Tue, 26 Mar 2019 02:34:27 -0400 Received: from localhost (unknown [104.132.152.111]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id F001D2075D; Tue, 26 Mar 2019 06:34:25 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1553582066; bh=yuuepFgbB5zJsl3IQkZKjQXyVQc8Z6lgF0wkEAQLPZ0=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=NOKobFyYzJKmbC/L3M4Se1qEJRk2VUz/L7SD6fK+E4prN2GbWWis8JSyPpk8fodXY ld+e1lzeXmaJBFQ84gVxMvvXY1O6KHlfDMBcjHO3Za4NnqSHcdQ19KMt7Qy5zaoZdt z5en4+EePODQQ2V8WuI7JGVUxYMJFo2MjyW6Ch6g= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Gustavo Pimentel , Niklas Cassel , Lorenzo Pieralisi , Joao Pinto , Arnd Bergmann Subject: [PATCH 4.14 35/41] PCI: designware-ep: Read-only registers need DBI_RO_WR_EN to be writable Date: Tue, 26 Mar 2019 15:30:12 +0900 Message-Id: <20190326042651.810721809@linuxfoundation.org> X-Mailer: git-send-email 2.21.0 In-Reply-To: <20190326042649.889479098@linuxfoundation.org> References: <20190326042649.889479098@linuxfoundation.org> User-Agent: quilt/0.65 X-stable: review X-Patchwork-Hint: ignore MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org 4.14-stable review patch. If anyone has any objections, please let me know. ------------------ From: Niklas Cassel commit 1cab826b30c6275d479a6ab1dea1067e15dbec62 upstream. Certain registers that pcie-designware-ep tries to write to are read-only registers. However, these registers can become read/write if we first enable the DBI_RO_WR_EN bit. Set/unset the DBI_RO_WR_EN bit before/after writing these registers. Tested-by: Gustavo Pimentel Signed-off-by: Niklas Cassel Signed-off-by: Lorenzo Pieralisi Acked-by: Joao Pinto Signed-off-by: Arnd Bergmann Signed-off-by: Greg Kroah-Hartman --- drivers/pci/dwc/pcie-designware-ep.c | 8 ++++++++ 1 file changed, 8 insertions(+) --- a/drivers/pci/dwc/pcie-designware-ep.c +++ b/drivers/pci/dwc/pcie-designware-ep.c @@ -35,8 +35,10 @@ static void dw_pcie_ep_reset_bar(struct u32 reg; reg = PCI_BASE_ADDRESS_0 + (4 * bar); + dw_pcie_dbi_ro_wr_en(pci); dw_pcie_writel_dbi2(pci, reg, 0x0); dw_pcie_writel_dbi(pci, reg, 0x0); + dw_pcie_dbi_ro_wr_dis(pci); } static int dw_pcie_ep_write_header(struct pci_epc *epc, @@ -45,6 +47,7 @@ static int dw_pcie_ep_write_header(struc struct dw_pcie_ep *ep = epc_get_drvdata(epc); struct dw_pcie *pci = to_dw_pcie_from_ep(ep); + dw_pcie_dbi_ro_wr_en(pci); dw_pcie_writew_dbi(pci, PCI_VENDOR_ID, hdr->vendorid); dw_pcie_writew_dbi(pci, PCI_DEVICE_ID, hdr->deviceid); dw_pcie_writeb_dbi(pci, PCI_REVISION_ID, hdr->revid); @@ -58,6 +61,7 @@ static int dw_pcie_ep_write_header(struc dw_pcie_writew_dbi(pci, PCI_SUBSYSTEM_ID, hdr->subsys_id); dw_pcie_writeb_dbi(pci, PCI_INTERRUPT_PIN, hdr->interrupt_pin); + dw_pcie_dbi_ro_wr_dis(pci); return 0; } @@ -142,8 +146,10 @@ static int dw_pcie_ep_set_bar(struct pci if (ret) return ret; + dw_pcie_dbi_ro_wr_en(pci); dw_pcie_writel_dbi2(pci, reg, size - 1); dw_pcie_writel_dbi(pci, reg, flags); + dw_pcie_dbi_ro_wr_dis(pci); return 0; } @@ -217,7 +223,9 @@ static int dw_pcie_ep_set_msi(struct pci val = dw_pcie_readw_dbi(pci, MSI_MESSAGE_CONTROL); val &= ~MSI_CAP_MMC_MASK; val |= (encode_int << MSI_CAP_MMC_SHIFT) & MSI_CAP_MMC_MASK; + dw_pcie_dbi_ro_wr_en(pci); dw_pcie_writew_dbi(pci, MSI_MESSAGE_CONTROL, val); + dw_pcie_dbi_ro_wr_dis(pci); return 0; }