Received: by 2002:ac0:bc90:0:0:0:0:0 with SMTP id a16csp5074523img; Wed, 27 Mar 2019 01:21:11 -0700 (PDT) X-Google-Smtp-Source: APXvYqxJMc9r7Md/EzRwYbSRE2icSBULIN4kv/Y9oGiJ6ZsDp+eixtoCiMee5jT6P7fRuUrGKObA X-Received: by 2002:a17:902:248:: with SMTP id 66mr36479014plc.286.1553674871785; Wed, 27 Mar 2019 01:21:11 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1553674871; cv=none; d=google.com; s=arc-20160816; b=NfPnZm2u31HEuyK7ym+4jyre9IAhZVIw517iUKIcE4YDABe92ATu3cQhO6GKt8xFQ8 sxClNY2gy7LTNE0lijO2SxXwoJ0e/rYRW2vrAKbg1PteC+0xy38x5cLCQffS4SR3FB4R gMufaI3W/t63cCVPICGalcYbnBYpvNnzvprTsMixmHU4WRDzxmI2PB7kM1D7zReXwwIv SAIcJuNmWiVuCmemZHZ6W0nJibYLWtC+c0NOso0/1my90Q8SZ+F+8MEKPBQlDkGHlVN/ jSud542nsu0q/DvRKyYJXYfQU0igmuTnNJRtu6BUWK+uM3u4XIACrrynI+fGjQgr8W/d XCFw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:to:from; bh=rWu+4p8PrCh4XHaj8tnREIKugpAliRZBugL3Q15l0fA=; b=nE/wktOOVtKb0FhoU0XCvReAqUuP1bnm5J6M45+IhaHhnDNMoXbHxnqZ05dA1ZCrhu k9kbpNmwf5cQI7+9YEpmZ3dQc0LZ+fiLHRmUWSEau5xgmVZABBGbcVSBCr2x4XWOZYM2 Sn7H/Z4l3K+a5CIM8K/KCQVf7SEk1fYTnvzyH/91sUasFAuz0VoJJZpEWuEgYFu7rhE3 hkcQbSiaCkKNoSHevXsVUFP/dDzupU6YVg6cI6sQ4pss8/o7VZx0t9EM6d49z9QhxDhe V8OxQu1CVkVLbxS1dsEQwATyxmufwVBC4GFtpN2yvV4SuqTmT/av5sLuD2dTQlAIvLxQ 9TMQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 24si1348543pfi.21.2019.03.27.01.20.56; Wed, 27 Mar 2019 01:21:11 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1732249AbfC0IUO (ORCPT + 99 others); Wed, 27 Mar 2019 04:20:14 -0400 Received: from honk.sigxcpu.org ([24.134.29.49]:51162 "EHLO honk.sigxcpu.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1731571AbfC0IUL (ORCPT ); Wed, 27 Mar 2019 04:20:11 -0400 Received: from localhost (localhost [127.0.0.1]) by honk.sigxcpu.org (Postfix) with ESMTP id AD51EFB02; Wed, 27 Mar 2019 09:20:08 +0100 (CET) X-Virus-Scanned: Debian amavisd-new at honk.sigxcpu.org Received: from honk.sigxcpu.org ([127.0.0.1]) by localhost (honk.sigxcpu.org [127.0.0.1]) (amavisd-new, port 10024) with ESMTP id 5qRjwJHkDXJQ; Wed, 27 Mar 2019 09:20:05 +0100 (CET) Received: by bogon.sigxcpu.org (Postfix, from userid 1000) id EE04842B11; Wed, 27 Mar 2019 09:20:01 +0100 (CET) From: =?UTF-8?q?Guido=20G=C3=BCnther?= To: Kishon Vijay Abraham I , Rob Herring , Mark Rutland , Shawn Guo , Sascha Hauer , Pengutronix Kernel Team , Fabio Estevam , NXP Linux Team , Thierry Reding , =?UTF-8?q?Andreas=20F=C3=A4rber?= , Martin Blumenstingl , Heiko Stuebner , Johan Hovold , Lucas Stach , Abel Vesa , Li Jun , linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, dri-devel@lists.freedesktop.org, Robert Chiras , Sam Ravnborg , Maxime Ripard Subject: [PATCH RESEND v7 2/3] dt-bindings: phy: Add documentation for mixel dphy Date: Wed, 27 Mar 2019 09:20:00 +0100 Message-Id: <3319783f60fedd7f0029dd60a51c76a75003fe05.1553674604.git.agx@sigxcpu.org> X-Mailer: git-send-email 2.20.1 In-Reply-To: References: MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add support for the MIXEL DPHY IP as found in the NXP's i.MX8MQ. Signed-off-by: Guido Günther Reviewed-by: Sam Ravnborg --- .../bindings/phy/mixel,mipi-dsi-phy.txt | 29 +++++++++++++++++++ 1 file changed, 29 insertions(+) create mode 100644 Documentation/devicetree/bindings/phy/mixel,mipi-dsi-phy.txt diff --git a/Documentation/devicetree/bindings/phy/mixel,mipi-dsi-phy.txt b/Documentation/devicetree/bindings/phy/mixel,mipi-dsi-phy.txt new file mode 100644 index 000000000000..d3646580412a --- /dev/null +++ b/Documentation/devicetree/bindings/phy/mixel,mipi-dsi-phy.txt @@ -0,0 +1,29 @@ +Mixel DSI PHY for i.MX8 + +The Mixel MIPI-DSI PHY IP block is e.g. found on i.MX8 platforms (along the +MIPI-DSI IP from Northwest Logic). It represents the physical layer for the +electrical signals for DSI. + +Required properties: +- compatible: Must be: + - "mixel,imx8mq-mipi-dphy" +- clocks: Must contain an entry for each entry in clock-names. +- clock-names: Must contain the following entries: + - "phy_ref": phandle and specifier referring to the DPHY ref clock +- reg: the register range of the PHY controller +- #phy-cells: number of cells in PHY, as defined in + Documentation/devicetree/bindings/phy/phy-bindings.txt + this must be <0> + +Optional properties: +- power-domains: phandle to power domain + +Example: + mipi_dphy: mipi_dphy@30A0030 { + compatible = "mixel,imx8mq-mipi-dphy"; + clocks = <&clk IMX8MQ_CLK_DSI_PHY_REF>; + clock-names = "phy_ref"; + reg = <0x30A00300 0x100>; + power-domains = <&pd_mipi0>; + #phy-cells = <0>; + }; -- 2.20.1