Received: by 2002:a25:5b86:0:0:0:0:0 with SMTP id p128csp1144305ybb; Thu, 28 Mar 2019 21:17:47 -0700 (PDT) X-Google-Smtp-Source: APXvYqzjAu54nKvlay1u0TEtbVFd1ZYcF7o/AqO1ltnhkFPCDxMrQGyZOWA/KsN3wwWnAk1MYd74 X-Received: by 2002:a63:cc03:: with SMTP id x3mr43243017pgf.121.1553833067156; Thu, 28 Mar 2019 21:17:47 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1553833067; cv=none; d=google.com; s=arc-20160816; b=Ft7sfRtqJchsHBBzMVx7VeMMBeaC765mDj8qxLoXv7Q+ev3f3TKUSbLsutt0jd8wPG 0uMTPlTh7Fc7a5GVC0hIJ+Cr9ac3vwFACaHoEMCQfwI2qSyhp2W1ns1i+q3/xhKYUy7e lGGmeFd1Pi/htR2Fbau4mywXH85rEIPsUznlS2l/1uBIs/3O9nTvVIGgyVZFj9wLcCp/ gbowRxA6blB7All1qUwoB+4atPYdzoLK82IaRcw7WePEYNyvl+KtMM92UKlgoaYdQjs+ DYBJM7ca5IYrilDCyCiSe+bqRnFS4VeROymTw6McMCSAcsJ+Ssl5vMHuvXGrg/RqY4MB OCeA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from; bh=WdKkWQVjOZmm/4oWOuVOKW3nFy5QqVeaPuSvc5Vj2Iw=; b=jOVmDZomSBF6ku4LBYfe/Yy16Bl0hOCw+fwYq2HanW1WM45UMD2/git8msagrrtKPF NBNVdlQsTXpYdV1exzFeAf7cI+Ouis1oNV8MbDHAg4W59UE7EYaR+ef6B0kjknQWyNjq uD4dxiIOoe54EmqVlIqzCQnywEq4yQchrfcw2XMcQTy+plL/A5NSa+cD3uCpn7gkp+bE kxdBQ8KbLCajnYRUADQVUIP4eEoP0kicPF1QUkYup06wOJyWARo9eB9VSiCGVMQo9ADg QwtkbQZw9fdL3rwDs1rAfPZAJbs2q35ZFAGHMLljEd7/BEL9yZ2tUc9e0smUqF+FY9qT i6Dw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id g5si928273pgq.486.2019.03.28.21.17.31; Thu, 28 Mar 2019 21:17:47 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728816AbfC2EPV (ORCPT + 99 others); Fri, 29 Mar 2019 00:15:21 -0400 Received: from szxga06-in.huawei.com ([45.249.212.32]:47350 "EHLO huawei.com" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S1725869AbfC2EOc (ORCPT ); Fri, 29 Mar 2019 00:14:32 -0400 Received: from DGGEMS411-HUB.china.huawei.com (unknown [172.30.72.58]) by Forcepoint Email with ESMTP id 3F27D50AE03F8AB39D21; Fri, 29 Mar 2019 12:14:30 +0800 (CST) Received: from vm100-107-113-134.huawei.com (100.107.113.134) by DGGEMS411-HUB.china.huawei.com (10.3.19.211) with Microsoft SMTP Server id 14.3.408.0; Fri, 29 Mar 2019 12:14:19 +0800 From: Yu Chen To: , , CC: , , , , , , , , , , , , , , Yu Chen , Andy Shevchenko , Felipe Balbi , "Greg Kroah-Hartman" , Binghui Wang Subject: [PATCH v5 05/13] usb: dwc3: Execute GCTL Core Soft Reset while switch mdoe for Hisilicon Kirin Soc Date: Fri, 29 Mar 2019 12:14:01 +0800 Message-ID: <20190329041409.70138-6-chenyu56@huawei.com> X-Mailer: git-send-email 2.15.0-rc2 In-Reply-To: <20190329041409.70138-1-chenyu56@huawei.com> References: <20190329041409.70138-1-chenyu56@huawei.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [100.107.113.134] X-CFilter-Loop: Reflected Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org A GCTL soft reset should be executed when switch mode for dwc3 core of Hisilicon Kirin Soc. Cc: Andy Shevchenko Cc: Felipe Balbi Cc: Greg Kroah-Hartman Cc: John Stultz Cc: Binghui Wang Signed-off-by: Yu Chen --- v4: * Add description for 'gctl_reset_quirk'. --- --- drivers/usb/dwc3/core.c | 19 +++++++++++++++++++ drivers/usb/dwc3/core.h | 2 ++ 2 files changed, 21 insertions(+) diff --git a/drivers/usb/dwc3/core.c b/drivers/usb/dwc3/core.c index c3ef6bd2b0d4..fd581d72794a 100644 --- a/drivers/usb/dwc3/core.c +++ b/drivers/usb/dwc3/core.c @@ -112,6 +112,19 @@ void dwc3_set_prtcap(struct dwc3 *dwc, u32 mode) dwc->current_dr_role = mode; } +static void dwc3_gctl_core_soft_reset(struct dwc3 *dwc) +{ + u32 reg; + + reg = dwc3_readl(dwc->regs, DWC3_GCTL); + reg |= DWC3_GCTL_CORESOFTRESET; + dwc3_writel(dwc->regs, DWC3_GCTL, reg); + + reg = dwc3_readl(dwc->regs, DWC3_GCTL); + reg &= ~DWC3_GCTL_CORESOFTRESET; + dwc3_writel(dwc->regs, DWC3_GCTL, reg); +} + static void __dwc3_set_mode(struct work_struct *work) { struct dwc3 *dwc = work_to_dwc(work); @@ -157,6 +170,10 @@ static void __dwc3_set_mode(struct work_struct *work) dwc3_set_prtcap(dwc, dwc->desired_dr_role); + /* Execute a GCTL Core Soft Reset when switch mode */ + if (dwc->gctl_reset_quirk) + dwc3_gctl_core_soft_reset(dwc); + spin_unlock_irqrestore(&dwc->lock, flags); switch (dwc->desired_dr_role) { @@ -1314,6 +1331,8 @@ static void dwc3_get_properties(struct dwc3 *dwc) dwc->dis_split_quirk = device_property_read_bool(dev, "snps,dis-split-quirk"); + dwc->gctl_reset_quirk = device_property_read_bool(dev, + "snps,gctl-reset-quirk"); dwc->lpm_nyet_threshold = lpm_nyet_threshold; dwc->tx_de_emphasis = tx_de_emphasis; diff --git a/drivers/usb/dwc3/core.h b/drivers/usb/dwc3/core.h index 28475e301ad9..6a050d663ec7 100644 --- a/drivers/usb/dwc3/core.h +++ b/drivers/usb/dwc3/core.h @@ -1035,6 +1035,7 @@ struct dwc3_scratchpad_array { * 3 - Reserved * @dis_metastability_quirk: set to disable metastability quirk. * @dis_split_quirk: set to disable split boundary. + * @gctl_reset_quirk: set to do a gctl soft-reset while switch operation mode. * @imod_interval: set the interrupt moderation interval in 250ns * increments or 0 to disable. */ @@ -1222,6 +1223,7 @@ struct dwc3 { unsigned dis_metastability_quirk:1; unsigned dis_split_quirk:1; + unsigned gctl_reset_quirk:1; u16 imod_interval; }; -- 2.15.0-rc2