Received: by 2002:a25:4158:0:0:0:0:0 with SMTP id o85csp2789955yba; Mon, 8 Apr 2019 04:57:03 -0700 (PDT) X-Google-Smtp-Source: APXvYqyNRFPsC2g+/vAl0BGd3mQ84mnJZinjnOYqHrEFIrGbdfDe76Nq+X+lI2AQRWe+6sf9hNJK X-Received: by 2002:a63:2a8f:: with SMTP id q137mr27367422pgq.31.1554724623224; Mon, 08 Apr 2019 04:57:03 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1554724623; cv=none; d=google.com; s=arc-20160816; b=TAA5tjOfRi2iGDKa2uwl4KV+NvDimAlqzbQ8L4FnZWi66K5PdeTLqG4LOlZ14JeyBH FMUzf+OKeRvcse50wCLeXa4j46lMliVcob3gp0TLMO1bcL2nIFwnRaIEXNTXINOMrS+7 ctCaqOJ7iFKuhHBtw9gXtEBEjI7NaPCkAAt3ZMHPawmojL2L3X5JMOj7hq5ce8cuaWXa czq1g65yj7WeTLCemMzRW3OV2RJP84JJ+88KMZpgA0WCcMDjvqNb4zYlnsZcKrOkmizX f7sqRrA4WybqXC53yVGb1Isrcn8wTxRHV8VG6H0QWckn+5TA8//cv7WK8tYB1uGmQhK0 ixAg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from; bh=OMiVMl9Xfmbz/dnw9lkswK8tg5M6jwGcQXyOFpvXtgA=; b=mIu+bmdaouLFlB92wiAhcba+MkxM+7TSpEurwqIRCK7nGQcBhtQrlTIF4Nuu/vr/lY PohPYDFlqelgPxL7HRqixW1UO2Z7Tq6RhXdMDXuPcETYFqB3MMVKs0PpOzzXiYIXSeek Rq5bIRSioXCcxuo9yB4HoryPjrF1Z/7GDDgTCPvxbEOzHGXCRz1bEb7m6IMPgcn2XV0H sf2QoPLGg4Mi9LPzgbzPXwLS24R19WXy6gV6Mrsi70DkAi1YPe3zpoOt6MphkJL6Q0l7 uLt3Pk7Fuo5rGvTGkS1gBwgmxE2rri5nc4BLlJZxj7NzdCrNn5YsE7f7b9jz078Rtaqn b1MQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id j65si27755804plb.104.2019.04.08.04.56.48; Mon, 08 Apr 2019 04:57:03 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726791AbfDHLzn (ORCPT + 99 others); Mon, 8 Apr 2019 07:55:43 -0400 Received: from mailgw02.mediatek.com ([210.61.82.184]:43027 "EHLO mailgw02.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1726642AbfDHLzf (ORCPT ); Mon, 8 Apr 2019 07:55:35 -0400 X-UUID: c06b5862437242cf8a7c543e85329334-20190408 X-UUID: c06b5862437242cf8a7c543e85329334-20190408 Received: from mtkcas07.mediatek.inc [(172.21.101.84)] by mailgw02.mediatek.com (envelope-from ) (mhqrelay.mediatek.com ESMTP with TLS) with ESMTP id 1219555545; Mon, 08 Apr 2019 19:55:28 +0800 Received: from mtkcas07.mediatek.inc (172.21.101.84) by mtkmbs01n1.mediatek.inc (172.21.101.68) with Microsoft SMTP Server (TLS) id 15.0.1395.4; Mon, 8 Apr 2019 19:55:27 +0800 Received: from mtksdccf07.mediatek.inc (172.21.84.99) by mtkcas07.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1395.4 via Frontend Transport; Mon, 8 Apr 2019 19:55:27 +0800 From: Stu Hsieh To: Mauro Carvalho Chehab , Matthias Brugger CC: Stu Hsieh , , , , , Subject: [PATCH 08/14] [media] mtk-mipicsi: enable/disable cmos for mt2712 Date: Mon, 8 Apr 2019 19:54:59 +0800 Message-ID: <1554724505-19882-9-git-send-email-stu.hsieh@mediatek.com> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1554724505-19882-1-git-send-email-stu.hsieh@mediatek.com> References: <1554724505-19882-1-git-send-email-stu.hsieh@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This patch enable/disable cmos setting for mt2712 when vb2 start/stop streaming. Signed-off-by: Stu Hsieh --- .../media/platform/mtk-mipicsi/mtk_mipicsi.c | 40 +++++++++++++++++++ 1 file changed, 40 insertions(+) diff --git a/drivers/media/platform/mtk-mipicsi/mtk_mipicsi.c b/drivers/media/platform/mtk-mipicsi/mtk_mipicsi.c index 99991f698edf..116fd2bfaaab 100644 --- a/drivers/media/platform/mtk-mipicsi/mtk_mipicsi.c +++ b/drivers/media/platform/mtk-mipicsi/mtk_mipicsi.c @@ -98,9 +98,11 @@ #define CAMSV_MODULE_EN 0x10 #define CAMSV_FMT_SEL 0x14 #define CAMSV_INT_EN 0x18 +#define CAMSV_SW_CTL 0x20 #define CAMSV_CLK_EN 0x30 #define CAMSV_TG_SEN_MODE 0x500 +#define CAMSV_TG_VF_CON 0x504 #define CAMSV_TG_SEN_GRAB_PXL 0x508 #define CAMSV_TG_SEN_GRAB_LIN 0x50C #define CAMSV_TG_PATH_CFG 0x510 @@ -537,9 +539,25 @@ static int mtk_mipicsi_vb2_start_streaming(struct vb2_queue *vq, struct soc_camera_device *icd = soc_camera_from_vb2q(vq); struct soc_camera_host *ici = to_soc_camera_host(icd->parent); struct mtk_mipicsi_dev *mipicsi = ici->priv; + unsigned int index = 0; + void __iomem *base = NULL; icd->vdev->queue = vq; + for (index = 0U; index < MTK_CAMDMA_MAX_NUM; ++index) + if (((mipicsi->link_reg_val >> index) & 0x01U) == 0x01U && + !mipicsi->is_enable_irq[index]) { + enable_irq(mipicsi->irq[index]); + mipicsi->is_enable_irq[index] = true; + + /*enable cmos_en and vf_en*/ + base = mipicsi->camsv[index]; + writel(0x00000001U | readl(base + CAMSV_TG_SEN_MODE), + base + CAMSV_TG_SEN_MODE); + writel(0x00000001U | readl(base + CAMSV_TG_VF_CON), + base + CAMSV_TG_VF_CON); + } + mipicsi->streamon = true; return 0; } @@ -549,7 +567,29 @@ static void mtk_mipicsi_vb2_stop_streaming(struct vb2_queue *vq) struct mtk_mipicsi_dev *mipicsi = vb2_get_drv_priv(vq); struct mtk_mipicsi_buf *buf = NULL; struct mtk_mipicsi_buf *tmp = NULL; + unsigned int i = 0U; unsigned int index = 0; + void __iomem *base = NULL; + + for (i = 0U; i < MTK_CAMDMA_MAX_NUM; ++i) + if (((mipicsi->link_reg_val >> i) & 0x01U) == 0x01U) { + /*disable cmos_en and vf_en*/ + base = mipicsi->camsv[i]; + writel(readl(base + CAMSV_TG_SEN_MODE) & 0xFFFFFFFEU, + base + CAMSV_TG_SEN_MODE); + writel(readl(base + CAMSV_TG_VF_CON) & 0xFFFFFFFEU, + base + CAMSV_TG_VF_CON); + /*camsv reset*/ + base = mipicsi->camsv[i]; + writel(0x00000004U | readl(base + CAMSV_SW_CTL), + base + CAMSV_SW_CTL); + writel(readl(base + CAMSV_SW_CTL) & 0xFFFFFFFBU, + base + CAMSV_SW_CTL); + disable_irq(mipicsi->irq[i]); + mipicsi->is_enable_irq[i] = false; + mipicsi->frame_cnt[i] = 0UL; + mipicsi->irq_status[i] = false; + } spin_lock(&mipicsi->queue_lock); while (list_empty(&(mipicsi->fb_list)) == 0) { -- 2.18.0