Received: by 2002:a25:4158:0:0:0:0:0 with SMTP id o85csp3676569yba; Tue, 9 Apr 2019 02:21:10 -0700 (PDT) X-Google-Smtp-Source: APXvYqwClU+31RHQJ6HBpvX3STpH7fcoAqv3juJ3w4YNjWQfcdyhVbG/QnepV16qzKUYqoXuF3Dh X-Received: by 2002:a63:2c3:: with SMTP id 186mr32691918pgc.161.1554801670037; Tue, 09 Apr 2019 02:21:10 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1554801670; cv=none; d=google.com; s=arc-20160816; b=tUy3sm8WwN+YhgNQT4ZWyAJ3RRsPlVnY95DajEFM9RVChlUU+0vDM8/H3FhxH0oO98 fsAnWy4eakgk43eTey6lq1b4nH/73xS3fDAOVZuUq/y9xWfzF+dLa6XlkM9KODTiugAW 654PlIKM3eNRZFf1L2Uh2IzL8nm4pab3apKAc+4sQtJEj6EL/pQzXGlZbNyScMPVuPjt TY5lUvtZ3D3CPzq7BTh+RVptVujv2TuU5BkikOVI+fLxpR9VC+HAv8fRUTZ+pUHJemmx P2JScJdvnlwUzY4NP4GmiRuMq0Gd7rrdY7X60GLyrQTTA6KD+htRn6XS1JiPbrb/3J1k q+Bg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding :content-language:in-reply-to:mime-version:user-agent:date :message-id:organization:autocrypt:openpgp:from:references:cc:to :subject:dkim-signature; bh=ZnXexWYwI+T1QGQA8EYhFqtYMBOyyZDEmuQ12ZmRDng=; b=wmC8q1M5N17UjIHO7sjZ7IHPsst0bWiWjkfOZZtcCmdAtQQNiB4jEMuQF5lkHXM5j8 bpzj7Wsk3TcoBbHpv4RMW5jM9MpOzj3QPZXVSqXRPcU6mRNaimmI0Lok+ScC2zD0zb3v 6+WvobP8L4yRqDF3Xl2RiOfMoRrCqJQsF2MSXcFcPIxJLSaE9ob9g/m8j7XVyzBLbsAI zrn91LCrwBDyfdIovnBD+P164WQ/cq3VIlsD+wrMyO+1wZIsxbqGmKnw2hGL4Dci4QRW L80kkWYG5xHnFAiZ24HTQhtRjW6v8qQMosq6XJQFRBUwCYdxztiS9/tjHbIW4H6I6y/v QSRQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@baylibre-com.20150623.gappssmtp.com header.s=20150623 header.b=l8bE+rUI; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 130si28129864pgc.256.2019.04.09.02.20.53; Tue, 09 Apr 2019 02:21:10 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@baylibre-com.20150623.gappssmtp.com header.s=20150623 header.b=l8bE+rUI; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726832AbfDIJSf (ORCPT + 99 others); Tue, 9 Apr 2019 05:18:35 -0400 Received: from mail-wm1-f66.google.com ([209.85.128.66]:52346 "EHLO mail-wm1-f66.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726133AbfDIJSf (ORCPT ); Tue, 9 Apr 2019 05:18:35 -0400 Received: by mail-wm1-f66.google.com with SMTP id a184so2575301wma.2 for ; Tue, 09 Apr 2019 02:18:33 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=baylibre-com.20150623.gappssmtp.com; s=20150623; h=subject:to:cc:references:from:openpgp:autocrypt:organization :message-id:date:user-agent:mime-version:in-reply-to :content-language:content-transfer-encoding; bh=ZnXexWYwI+T1QGQA8EYhFqtYMBOyyZDEmuQ12ZmRDng=; b=l8bE+rUIGwVfB1oZ5hssX+linwBOU2hhIIn9GSgX/UuJ6GU1gRkpCcRnX2JJ6H4p0y fDA+hxtY3P7sg2/GSTLv9zTh4mhlDKFvWMVUXyz74MZT35PEimLp9t/8xPrZX6bt3Bnt s6DGWDF+qO+i61TRhQfDFVmkm9TBCJVu5owc+WiDQ8lxc+ke+t1BK8qL7dDVUd/ODBbT MSBLwoNEJp6AFJ31UuZsmP1uqWXyiluZ2gq5HSEcoX4u1BkZONUIc1PFxJA3fsatwtif /WpsGmBpUMRjljCgxwuj5xYl19iw4W2rMPExVV7Olhp0YRaOl3bEArbxtP5WSAeCCqKt h2gw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:subject:to:cc:references:from:openpgp:autocrypt :organization:message-id:date:user-agent:mime-version:in-reply-to :content-language:content-transfer-encoding; bh=ZnXexWYwI+T1QGQA8EYhFqtYMBOyyZDEmuQ12ZmRDng=; b=Kx6B+v6BnufUIFHGq50yk7wkOVKAFNc04q2bMaHsrr0CTPAbKMdA7HETb8Z37rE8I7 hdpqgmcMJDRIaiN3rhi/e9LcvsXFQ5IWqxYA6Z50KI6QenXKazDWEafPf9K9G+zGrnt4 n2gguMp4aIsbwsByuwDt8ljgMqKgL59qi8hDmxhONRPA+DtbbDSv20LtS4R5iufGQiVx tpStn6dHzhWu8AYFmWTLb2EL9TnKbAiz7y6MmMiQ3ntqYibw6SvmtOeUQLhyL4fF4NiN DZNNA2dngP7vdoWBHHfqCwy0TL11Fp63KfraYIdSaPwTJYLyH9lY5Cafm77WpBrvZJD1 2fXg== X-Gm-Message-State: APjAAAWQm6IhxFj2SWMlVulRLPYSs321XRFJB6NlePOSGldxx95OSRH6 kvWPb11GnvcO3wjVJitDlzOIkObYWxKyRw== X-Received: by 2002:a1c:7512:: with SMTP id o18mr21658579wmc.68.1554801512762; Tue, 09 Apr 2019 02:18:32 -0700 (PDT) Received: from [10.1.2.12] (lmontsouris-657-1-212-31.w90-63.abo.wanadoo.fr. [90.63.244.31]) by smtp.gmail.com with ESMTPSA id b204sm22623214wmh.29.2019.04.09.02.18.31 (version=TLS1_2 cipher=ECDHE-RSA-AES128-GCM-SHA256 bits=128/128); Tue, 09 Apr 2019 02:18:31 -0700 (PDT) Subject: Re: [PATCH 08/11] drm/meson: Add G12A support for CVBS Encoer To: Jerome Brunet , dri-devel@lists.freedesktop.org Cc: linux-amlogic@lists.infradead.org, linux-kernel@vger.kernel.org References: <20190325141824.21259-1-narmstrong@baylibre.com> <20190325141824.21259-9-narmstrong@baylibre.com> From: Neil Armstrong Openpgp: preference=signencrypt Autocrypt: addr=narmstrong@baylibre.com; prefer-encrypt=mutual; keydata= mQENBE1ZBs8BCAD78xVLsXPwV/2qQx2FaO/7mhWL0Qodw8UcQJnkrWmgTFRobtTWxuRx8WWP GTjuhvbleoQ5Cxjr+v+1ARGCH46MxFP5DwauzPekwJUD5QKZlaw/bURTLmS2id5wWi3lqVH4 BVF2WzvGyyeV1o4RTCYDnZ9VLLylJ9bneEaIs/7cjCEbipGGFlfIML3sfqnIvMAxIMZrvcl9 qPV2k+KQ7q+aXavU5W+yLNn7QtXUB530Zlk/d2ETgzQ5FLYYnUDAaRl+8JUTjc0CNOTpCeik 80TZcE6f8M76Xa6yU8VcNko94Ck7iB4vj70q76P/J7kt98hklrr85/3NU3oti3nrIHmHABEB AAG0KE5laWwgQXJtc3Ryb25nIDxuYXJtc3Ryb25nQGJheWxpYnJlLmNvbT6JATsEEwEKACUC GyMGCwkIBwMCBhUIAgkKCwQWAgMBAh4BAheABQJXDO2CAhkBAAoJEBaat7Gkz/iubGIH/iyk RqvgB62oKOFlgOTYCMkYpm2aAOZZLf6VKHKc7DoVwuUkjHfIRXdslbrxi4pk5VKU6ZP9AKsN NtMZntB8WrBTtkAZfZbTF7850uwd3eU5cN/7N1Q6g0JQihE7w4GlIkEpQ8vwSg5W7hkx3yQ6 2YzrUZh/b7QThXbNZ7xOeSEms014QXazx8+txR7jrGF3dYxBsCkotO/8DNtZ1R+aUvRfpKg5 ZgABTC0LmAQnuUUf2PHcKFAHZo5KrdO+tyfL+LgTUXIXkK+tenkLsAJ0cagz1EZ5gntuheLD YJuzS4zN+1Asmb9kVKxhjSQOcIh6g2tw7vaYJgL/OzJtZi6JlIW5AQ0ETVkGzwEIALyKDN/O GURaHBVzwjgYq+ZtifvekdrSNl8TIDH8g1xicBYpQTbPn6bbSZbdvfeQPNCcD4/EhXZuhQXM coJsQQQnO4vwVULmPGgtGf8PVc7dxKOeta+qUh6+SRh3vIcAUFHDT3f/Zdspz+e2E0hPV2hi SvICLk11qO6cyJE13zeNFoeY3ggrKY+IzbFomIZY4yG6xI99NIPEVE9lNBXBKIlewIyVlkOa YvJWSV+p5gdJXOvScNN1epm5YHmf9aE2ZjnqZGoMMtsyw18YoX9BqMFInxqYQQ3j/HpVgTSv mo5ea5qQDDUaCsaTf8UeDcwYOtgI8iL4oHcsGtUXoUk33HEAEQEAAYkBHwQYAQIACQUCTVkG zwIbDAAKCRAWmrexpM/4rrXiB/sGbkQ6itMrAIfnM7IbRuiSZS1unlySUVYu3SD6YBYnNi3G 5EpbwfBNuT3H8//rVvtOFK4OD8cRYkxXRQmTvqa33eDIHu/zr1HMKErm+2SD6PO9umRef8V8 2o2oaCLvf4WeIssFjwB0b6a12opuRP7yo3E3gTCSKmbUuLv1CtxKQF+fUV1cVaTPMyT25Od+ RC1K+iOR0F54oUJvJeq7fUzbn/KdlhA8XPGzwGRy4zcsPWvwnXgfe5tk680fEKZVwOZKIEuJ C3v+/yZpQzDvGYJvbyix0lHnrCzq43WefRHI5XTTQbM0WUIBIcGmq38+OgUsMYu4NzLu7uZF Acmp6h8guQINBFYnf6QBEADQ+wBYa+X2n/xIQz/RUoGHf84Jm+yTqRT43t7sO48/cBW9vAn9 GNwnJ3HRJWKATW0ZXrCr40ES/JqM1fUTfiFDB3VMdWpEfwOAT1zXS+0rX8yljgsWR1UvqyEP 3xN0M/40Zk+rdmZKaZS8VQaXbveaiWMEmY7sBV3QvgOzB7UF2It1HwoCon5Y+PvyE3CguhBd 9iq5iEampkMIkbA3FFCpQFI5Ai3BywkLzbA3ZtnMXR8Qt9gFZtyXvFQrB+/6hDzEPnBGZOOx zkd/iIX59SxBuS38LMlhPPycbFNmtauOC0DNpXCv9ACgC9tFw3exER/xQgSpDVc4vrL2Cacr wmQp1k9E0W+9pk/l8S1jcHx03hgCxPtQLOIyEu9iIJb27TjcXNjiInd7Uea195NldIrndD+x 58/yU3X70qVY+eWbqzpdlwF1KRm6uV0ZOQhEhbi0FfKKgsYFgBIBchGqSOBsCbL35f9hK/JC 6LnGDtSHeJs+jd9/qJj4WqF3x8i0sncQ/gszSajdhnWrxraG3b7/9ldMLpKo/OoihfLaCxtv xYmtw8TGhlMaiOxjDrohmY1z7f3rf6njskoIXUO0nabun1nPAiV1dpjleg60s3OmVQeEpr3a K7gR1ljkemJzM9NUoRROPaT7nMlNYQL+IwuthJd6XQqwzp1jRTGG26J97wARAQABiQM+BBgB AgAJBQJWJ3+kAhsCAikJEBaat7Gkz/iuwV0gBBkBAgAGBQJWJ3+kAAoJEHfc29rIyEnRk6MQ AJDo0nxsadLpYB26FALZsWlN74rnFXth5dQVQ7SkipmyFWZhFL8fQ9OiIoxWhM6rSg9+C1w+ n45eByMg2b8H3mmQmyWztdI95OxSREKwbaXVapCcZnv52JRjlc3DoiiHqTZML5x1Z7lQ1T3F 8o9sKrbFO1WQw1+Nc91+MU0MGN0jtfZ0Tvn/ouEZrSXCE4K3oDGtj3AdC764yZVq6CPigCgs 6Ex80k6QlzCdVP3RKsnPO2xQXXPgyJPJlpD8bHHHW7OLfoR9DaBNympfcbQJeekQrTvyoASw EOTPKE6CVWrcQIztUp0WFTdRGgMK0cZB3Xfe6sOp24PQTHAKGtjTHNP/THomkH24Fum9K3iM /4Wh4V2eqGEgpdeSp5K+LdaNyNgaqzMOtt4HYk86LYLSHfFXywdlbGrY9+TqiJ+ZVW4trmui NIJCOku8SYansq34QzYM0x3UFRwff+45zNBEVzctSnremg1mVgrzOfXU8rt+4N1b2MxorPF8 619aCwVP7U16qNSBaqiAJr4e5SNEnoAq18+1Gp8QsFG0ARY8xp+qaKBByWES7lRi3QbqAKZf yOHS6gmYo9gBmuAhc65/VtHMJtxwjpUeN4Bcs9HUpDMDVHdfeRa73wM+wY5potfQ5zkSp0Jp bxnv/cRBH6+c43stTffprd//4Hgz+nJcCgZKtCYIAPkUxABC85ID2CidzbraErVACmRoizhT KR2OiqSLW2x4xdmSiFNcIWkWJB6Qdri0Fzs2dHe8etD1HYaht1ZhZ810s7QOL7JwypO8dscN KTEkyoTGn6cWj0CX+PeP4xp8AR8ot4d0BhtUY34UPzjE1/xyrQFAdnLd0PP4wXxdIUuRs0+n WLY9Aou/vC1LAdlaGsoTVzJ2gX4fkKQIWhX0WVk41BSFeDKQ3RQ2pnuzwedLO94Bf6X0G48O VsbXrP9BZ6snXyHfebPnno/te5XRqZTL9aJOytB/1iUna+1MAwBxGFPvqeEUUyT+gx1l3Acl ZaTUOEkgIor5losDrePdPgE= Organization: Baylibre Message-ID: <9e59949d-c6c5-d5f6-c63c-f83c6032b272@baylibre.com> Date: Tue, 9 Apr 2019 11:18:31 +0200 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:60.0) Gecko/20100101 Thunderbird/60.6.1 MIME-Version: 1.0 In-Reply-To: Content-Type: text/plain; charset=utf-8 Content-Language: en-US Content-Transfer-Encoding: 7bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 09/04/2019 10:43, Jerome Brunet wrote: > On Mon, 2019-03-25 at 15:18 +0100, Neil Armstrong wrote: >> The Meson G12A SoCs uses the exact same CVBS encoder except a simple >> CVBS DAC register offset and settings delta. >> >> Signed-off-by: Neil Armstrong >> --- >> drivers/gpu/drm/meson/meson_venc.c | 11 +++++++++-- >> drivers/gpu/drm/meson/meson_venc_cvbs.c | 25 ++++++++++++++++++------- >> 2 files changed, 27 insertions(+), 9 deletions(-) >> >> diff --git a/drivers/gpu/drm/meson/meson_venc.c b/drivers/gpu/drm/meson/meson_venc.c >> index 66d73a932d19..6faca7313339 100644 >> --- a/drivers/gpu/drm/meson/meson_venc.c >> +++ b/drivers/gpu/drm/meson/meson_venc.c >> @@ -73,7 +73,9 @@ >> /* HHI Registers */ >> #define HHI_GCLK_MPEG2 0x148 /* 0x52 offset in data sheet */ >> #define HHI_VDAC_CNTL0 0x2F4 /* 0xbd offset in data sheet */ >> +#define HHI_VDAC_CNTL0_G12A 0x2EC /* 0xbd offset in data sheet */ >> #define HHI_VDAC_CNTL1 0x2F8 /* 0xbe offset in data sheet */ >> +#define HHI_VDAC_CNTL1_G12A 0x2F0 /* 0xbe offset in data sheet */ >> #define HHI_HDMI_PHY_CNTL0 0x3a0 /* 0xe8 offset in data sheet */ >> >> struct meson_cvbs_enci_mode meson_cvbs_enci_pal = { >> @@ -1675,8 +1677,13 @@ void meson_venc_disable_vsync(struct meson_drm *priv) >> void meson_venc_init(struct meson_drm *priv) >> { >> /* Disable CVBS VDAC */ >> - regmap_write(priv->hhi, HHI_VDAC_CNTL0, 0); >> - regmap_write(priv->hhi, HHI_VDAC_CNTL1, 8); >> + if (meson_vpu_is_compatible(priv, "amlogic,meson-g12a-vpu")) { >> + regmap_write(priv->hhi, HHI_VDAC_CNTL0_G12A, 0); >> + regmap_write(priv->hhi, HHI_VDAC_CNTL1_G12A, 8); >> + } else { >> + regmap_write(priv->hhi, HHI_VDAC_CNTL0, 0); >> + regmap_write(priv->hhi, HHI_VDAC_CNTL1, 8); >> + } >> >> /* Power Down Dacs */ >> writel_relaxed(0xff, priv->io_base + _REG(VENC_VDAC_SETTING)); >> diff --git a/drivers/gpu/drm/meson/meson_venc_cvbs.c b/drivers/gpu/drm/meson/meson_venc_cvbs.c >> index d622d817b6df..2c5341c881c4 100644 >> --- a/drivers/gpu/drm/meson/meson_venc_cvbs.c >> +++ b/drivers/gpu/drm/meson/meson_venc_cvbs.c >> @@ -37,7 +37,9 @@ >> >> /* HHI VDAC Registers */ >> #define HHI_VDAC_CNTL0 0x2F4 /* 0xbd offset in data sheet */ >> +#define HHI_VDAC_CNTL0_G12A 0x2EC /* 0xbd offset in data sheet */ >> #define HHI_VDAC_CNTL1 0x2F8 /* 0xbe offset in data sheet */ >> +#define HHI_VDAC_CNTL1_G12A 0x2F0 /* 0xbe offset in data sheet */ >> >> struct meson_venc_cvbs { >> struct drm_encoder encoder; >> @@ -166,8 +168,13 @@ static void meson_venc_cvbs_encoder_disable(struct drm_encoder *encoder) >> struct meson_drm *priv = meson_venc_cvbs->priv; >> >> /* Disable CVBS VDAC */ >> - regmap_write(priv->hhi, HHI_VDAC_CNTL0, 0); >> - regmap_write(priv->hhi, HHI_VDAC_CNTL1, 8); >> + if (meson_vpu_is_compatible(priv, "amlogic,meson-g12a-vpu")) { >> + regmap_write(priv->hhi, HHI_VDAC_CNTL0_G12A, 0); >> + regmap_write(priv->hhi, HHI_VDAC_CNTL1_G12A, 0); >> + } else { >> + regmap_write(priv->hhi, HHI_VDAC_CNTL0, 0); >> + regmap_write(priv->hhi, HHI_VDAC_CNTL1, 8); > > I imagine 8 stands for BIT(3) ? Could you add a define to explain (quickly) > what it is ? Ack > >> + } >> } >> >> static void meson_venc_cvbs_encoder_enable(struct drm_encoder *encoder) >> @@ -179,13 +186,17 @@ static void meson_venc_cvbs_encoder_enable(struct drm_encoder *encoder) >> /* VDAC0 source is not from ATV */ >> writel_bits_relaxed(BIT(5), 0, priv->io_base + _REG(VENC_VDAC_DACSEL0)); >> >> - if (meson_vpu_is_compatible(priv, "amlogic,meson-gxbb-vpu")) >> + if (meson_vpu_is_compatible(priv, "amlogic,meson-gxbb-vpu")) { >> regmap_write(priv->hhi, HHI_VDAC_CNTL0, 1); >> - else if (meson_vpu_is_compatible(priv, "amlogic,meson-gxm-vpu") || >> - meson_vpu_is_compatible(priv, "amlogic,meson-gxl-vpu")) >> + regmap_write(priv->hhi, HHI_VDAC_CNTL1, 0); >> + } else if (meson_vpu_is_compatible(priv, "amlogic,meson-gxm-vpu") || >> + meson_vpu_is_compatible(priv, "amlogic,meson-gxl-vpu")) { >> regmap_write(priv->hhi, HHI_VDAC_CNTL0, 0xf0001); >> - >> - regmap_write(priv->hhi, HHI_VDAC_CNTL1, 0); >> + regmap_write(priv->hhi, HHI_VDAC_CNTL1, 0); >> + } else if (meson_vpu_is_compatible(priv, "amlogic,meson-g12a-vpu")) { >> + regmap_write(priv->hhi, HHI_VDAC_CNTL0_G12A, 0x906001); >> + regmap_write(priv->hhi, HHI_VDAC_CNTL1_G12A, 0); >> + } > > Maybe the values above are just magics taken from the vendor kernel, but if > you can, it would be nice to break them down to help us understand what is > controlled in these CTNL registers. It's pretty magic values, but I'll do my best. > >> } >> >> static void meson_venc_cvbs_encoder_mode_set(struct drm_encoder *encoder, > > Will fix in a follow-up patch, Neil