Received: by 2002:a25:4158:0:0:0:0:0 with SMTP id o85csp4003362yba; Tue, 9 Apr 2019 09:07:02 -0700 (PDT) X-Google-Smtp-Source: APXvYqwWV0pD6XyZKf1DSiFsyD9sDjgoBKT5eoay624lsby4LAlRcc18gmJqmwyfIwzE09UMrxp8 X-Received: by 2002:a62:59cb:: with SMTP id k72mr38054749pfj.111.1554826022753; Tue, 09 Apr 2019 09:07:02 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1554826022; cv=none; d=google.com; s=arc-20160816; b=KSjgZ8E2kP1GfQsTMrZQt2CWoj+t2zk6Qbm23DRU6teEkBaFzgESK8Ht/3BLgb8nU4 Z7LOb276bStod2xLJFz5oqKp1Fdc9L6WKm0/0uovuILxRy64ru7gN+lR+kpp+b7DTJf5 EwGds5zXqvkaXZ7/KxP0XcQQ+1qAXaAhxaOhS02A9fD7i2D0Gj5f4mdZ19c//Dw7H44V 6npVOaY4bSljC9wN9M/fWkRIljwj/JpRAoXyJiOIY+v5TYAPRJKdV1R/4nNPPjUzJeTc FOh04oFvddeptjheLMkgmnXZCDKjKxbAH7PwhQFSjcDfUBQsgkvRlcXMN+M0tjIWmLwR rtpA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=Y4r9BnvexT7Wg1glmeNLQymv7dIBldXEL2k9ZaQ+wK4=; b=ZtEI9UyHCe+nPp8FMpVPKqQm9AAJthBBoUZInbKazJvkQT/JORQ1XpLO7yFRuQ5No4 UqTBtbAAMYkXoF3owiMy8GTepJYoELqEFl/tlnD1805CVwskxGPl5FopP1htSERGbtd9 hKJaoSAr0Untz8vtVYA0VcjDhpIniyKaWPvs0xpQ9lhgx+BMtmaOeZVkkHvn9KPG06Ie ucpo0yXtAwUdZTda2od33Bw+dpbG0dSqoFAvmCMvWBCYM9ZQIiHDkl/qG0mRPnYFtiFn NNz6XTZMqSlZnaHKjpUgIAEs9hi4mm0/XaPLa6jpdr7ekBdIDOgcVQDM7KDrXJEcOeFF TsNg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=hanoverdisplays.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id r23si26405734pgv.471.2019.04.09.09.06.46; Tue, 09 Apr 2019 09:07:02 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=hanoverdisplays.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726777AbfDIQF3 (ORCPT + 99 others); Tue, 9 Apr 2019 12:05:29 -0400 Received: from mail-wm1-f67.google.com ([209.85.128.67]:54162 "EHLO mail-wm1-f67.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726383AbfDIQF3 (ORCPT ); Tue, 9 Apr 2019 12:05:29 -0400 Received: by mail-wm1-f67.google.com with SMTP id q16so4236331wmj.3; Tue, 09 Apr 2019 09:05:27 -0700 (PDT) X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=Y4r9BnvexT7Wg1glmeNLQymv7dIBldXEL2k9ZaQ+wK4=; b=V9TUS5cqRs48HqaihinMER75kocQ3K4jmGpXoOf4HxTEnAc1JHX64ByfdottLR2k+W jK6kCl1fNop4MhSGKscRWN8T6hEXorQsI7sT413V59L8k432+kMPi0TCRKIWm4E4S3Q/ uwtaQBGz5Vhzh//U6ck/WGYbzzzuecxPA/uszq8L9Sl5ukJ+dGHli5QAU+0OP1w16ynk 6fdMz4HX0F1yF8Kc3eVcezgkrUu5EhEZtFXdkCMDIzOFLe7p1kK0S0pgmCTABDzDhRR6 0VO56F93J30FJ+W8vQxbzPBD/Pf1r52oT/+fWAQjvzfle4qFEMlTcGI1txxUTOeKV6nk QUlw== X-Gm-Message-State: APjAAAU0xZDao8afWWp2Te56Qiv+FRhBt5a4f6SxGq09gt3iCAdZQKBp mxMfgjbGdmJ+9pviJQkxAvc= X-Received: by 2002:a1c:7512:: with SMTP id o18mr23061686wmc.68.1554825922381; Tue, 09 Apr 2019 09:05:22 -0700 (PDT) Received: from localhost ([90.85.130.193]) by smtp.gmail.com with ESMTPSA id d14sm53742206wro.79.2019.04.09.09.05.21 (version=TLS1_2 cipher=ECDHE-RSA-CHACHA20-POLY1305 bits=256/256); Tue, 09 Apr 2019 09:05:21 -0700 (PDT) From: Christina Quast To: tony@atomide.com Cc: Christina Quast , Benoit Cousson , Rob Herring , Mark Rutland , linux-omap@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org Subject: [PATCH 06/15] ARM: dts: am335x: base0033: Replaced register offsets with defines Date: Tue, 9 Apr 2019 18:03:37 +0200 Message-Id: <20190409160346.25599-7-cquast@hanoverdisplays.com> X-Mailer: git-send-email 2.20.1 In-Reply-To: <20190409160346.25599-1-cquast@hanoverdisplays.com> References: <20190409160346.25599-1-cquast@hanoverdisplays.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The defines are taken from dt-bindings/pinctrl/am33xx.h Signed-off-by: Christina Quast --- arch/arm/boot/dts/am335x-base0033.dts | 48 +++++++++++++-------------- 1 file changed, 24 insertions(+), 24 deletions(-) diff --git a/arch/arm/boot/dts/am335x-base0033.dts b/arch/arm/boot/dts/am335x-base0033.dts index 29782be07605..cbd5bd8c57de 100644 --- a/arch/arm/boot/dts/am335x-base0033.dts +++ b/arch/arm/boot/dts/am335x-base0033.dts @@ -46,39 +46,39 @@ &am33xx_pinmux { nxp_hdmi_pins: pinmux_nxp_hdmi_pins { pinctrl-single,pins = < - AM33XX_IOPAD(0x9b0, PIN_OUTPUT | MUX_MODE3) /* xdma_event_intr0.clkout1 */ - AM33XX_IOPAD(0x8a0, PIN_OUTPUT | MUX_MODE0) /* lcd_data0 */ - AM33XX_IOPAD(0x8a4, PIN_OUTPUT | MUX_MODE0) /* lcd_data1 */ - AM33XX_IOPAD(0x8a8, PIN_OUTPUT | MUX_MODE0) /* lcd_data2 */ - AM33XX_IOPAD(0x8ac, PIN_OUTPUT | MUX_MODE0) /* lcd_data3 */ - AM33XX_IOPAD(0x8b0, PIN_OUTPUT | MUX_MODE0) /* lcd_data4 */ - AM33XX_IOPAD(0x8b4, PIN_OUTPUT | MUX_MODE0) /* lcd_data5 */ - AM33XX_IOPAD(0x8b8, PIN_OUTPUT | MUX_MODE0) /* lcd_data6 */ - AM33XX_IOPAD(0x8bc, PIN_OUTPUT | MUX_MODE0) /* lcd_data7 */ - AM33XX_IOPAD(0x8c0, PIN_OUTPUT | MUX_MODE0) /* lcd_data8 */ - AM33XX_IOPAD(0x8c4, PIN_OUTPUT | MUX_MODE0) /* lcd_data9 */ - AM33XX_IOPAD(0x8c8, PIN_OUTPUT | MUX_MODE0) /* lcd_data10 */ - AM33XX_IOPAD(0x8cc, PIN_OUTPUT | MUX_MODE0) /* lcd_data11 */ - AM33XX_IOPAD(0x8d0, PIN_OUTPUT | MUX_MODE0) /* lcd_data12 */ - AM33XX_IOPAD(0x8d4, PIN_OUTPUT | MUX_MODE0) /* lcd_data13 */ - AM33XX_IOPAD(0x8d8, PIN_OUTPUT | MUX_MODE0) /* lcd_data14 */ - AM33XX_IOPAD(0x8dc, PIN_OUTPUT | MUX_MODE0) /* lcd_data15 */ - AM33XX_IOPAD(0x8e0, PIN_OUTPUT | MUX_MODE0) /* lcd_vsync */ - AM33XX_IOPAD(0x8e4, PIN_OUTPUT | MUX_MODE0) /* lcd_hsync */ - AM33XX_IOPAD(0x8e8, PIN_OUTPUT | MUX_MODE0) /* lcd_pclk */ - AM33XX_IOPAD(0x8ec, PIN_OUTPUT | MUX_MODE0) /* lcd_ac_bias_en */ + AM33XX_PADCONF(AM335X_PIN_XDMA_EVENT_INTR0, PIN_OUTPUT, MUX_MODE3) /* xdma_event_intr0.clkout1 */ + AM33XX_PADCONF(AM335X_PIN_LCD_DATA0, PIN_OUTPUT, MUX_MODE0) + AM33XX_PADCONF(AM335X_PIN_LCD_DATA1, PIN_OUTPUT, MUX_MODE0) + AM33XX_PADCONF(AM335X_PIN_LCD_DATA2, PIN_OUTPUT, MUX_MODE0) + AM33XX_PADCONF(AM335X_PIN_LCD_DATA3, PIN_OUTPUT, MUX_MODE0) + AM33XX_PADCONF(AM335X_PIN_LCD_DATA4, PIN_OUTPUT, MUX_MODE0) + AM33XX_PADCONF(AM335X_PIN_LCD_DATA5, PIN_OUTPUT, MUX_MODE0) + AM33XX_PADCONF(AM335X_PIN_LCD_DATA6, PIN_OUTPUT, MUX_MODE0) + AM33XX_PADCONF(AM335X_PIN_LCD_DATA7, PIN_OUTPUT, MUX_MODE0) + AM33XX_PADCONF(AM335X_PIN_LCD_DATA8, PIN_OUTPUT, MUX_MODE0) + AM33XX_PADCONF(AM335X_PIN_LCD_DATA9, PIN_OUTPUT, MUX_MODE0) + AM33XX_PADCONF(AM335X_PIN_LCD_DATA10, PIN_OUTPUT, MUX_MODE0) + AM33XX_PADCONF(AM335X_PIN_LCD_DATA11, PIN_OUTPUT, MUX_MODE0) + AM33XX_PADCONF(AM335X_PIN_LCD_DATA12, PIN_OUTPUT, MUX_MODE0) + AM33XX_PADCONF(AM335X_PIN_LCD_DATA13, PIN_OUTPUT, MUX_MODE0) + AM33XX_PADCONF(AM335X_PIN_LCD_DATA14, PIN_OUTPUT, MUX_MODE0) + AM33XX_PADCONF(AM335X_PIN_LCD_DATA15, PIN_OUTPUT, MUX_MODE0) + AM33XX_PADCONF(AM335X_PIN_LCD_VSYNC, PIN_OUTPUT, MUX_MODE0) + AM33XX_PADCONF(AM335X_PIN_LCD_HSYNC, PIN_OUTPUT, MUX_MODE0) + AM33XX_PADCONF(AM335X_PIN_LCD_PCLK, PIN_OUTPUT, MUX_MODE0) + AM33XX_PADCONF(AM335X_PIN_LCD_AC_BIAS_EN, PIN_OUTPUT, MUX_MODE0) >; }; nxp_hdmi_off_pins: pinmux_nxp_hdmi_off_pins { pinctrl-single,pins = < - AM33XX_IOPAD(0x9b0, PIN_OUTPUT | MUX_MODE3) /* xdma_event_intr0.clkout1 */ + AM33XX_PADCONF(AM335X_PIN_XDMA_EVENT_INTR0, PIN_OUTPUT, MUX_MODE3) /* xdma_event_intr0.clkout1 */ >; }; leds_base_pins: pinmux_leds_base_pins { pinctrl-single,pins = < - AM33XX_IOPAD(0x854, PIN_OUTPUT_PULLDOWN | MUX_MODE7) /* gpmc_a5.gpio1_21 */ - AM33XX_IOPAD(0x888, PIN_OUTPUT_PULLDOWN | MUX_MODE7) /* gpmc_csn3.gpio2_0 */ + AM33XX_PADCONF(AM335X_PIN_GPMC_A5, PIN_OUTPUT_PULLDOWN, MUX_MODE7) /* gpmc_a5.gpio1_21 */ + AM33XX_PADCONF(AM335X_PIN_GPMC_CSN3, PIN_OUTPUT_PULLDOWN, MUX_MODE7) /* gpmc_csn3.gpio2_0 */ >; }; }; -- 2.20.1