Received: by 2002:a25:4158:0:0:0:0:0 with SMTP id o85csp4524135yba; Tue, 9 Apr 2019 22:24:06 -0700 (PDT) X-Google-Smtp-Source: APXvYqz8H1U/UmHxUgTeVvkxDiDuC18WxifZxgXqu5oMj4QtxPM+MScn0QORarXb2JGLzcnQJdWB X-Received: by 2002:a17:902:407:: with SMTP id 7mr42303995ple.62.1554873846296; Tue, 09 Apr 2019 22:24:06 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1554873846; cv=none; d=google.com; s=arc-20160816; b=LAIPiQnri1TNOMmpyWZtbHJ4Bso+R79sVZQ4yI16rCLTIHFZJ5Ljea0MSDeChqlC1G QZJsAiqz/PWgwHu+c1qNN37ttMKS6uAR5wh3VfBhEy+H0IUH89plD1FRAUJ9IJCEO2HQ V6EKXzYsUmXSlmPBIgJWLqQYuk2Z0b6yCsBwmFgIGXYy0BRKHaj8XJ7xMNI9RIE7BykD loiNsokChXrAdOwo0WxIp78hZyDBGEJe3brdYYsFAoGwN4Y1V/LKVOxmLRwIEpGybQj4 1MaZlEUHd55jhi2DJjgbKDDdXg6qNOopkmY3XhkO9rYSIyw+KR+YmmR8kivbIcphZz+F a9Gg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=Vju0xD8l6nyTqu3C+22Nj3B+L2TEKFkSgkbOaSXQ/mM=; b=GiwsLdS5yU95rRYfvE/aWTcfRwZEHnwlj2eIMiF6oZ6fbXQENRh7pTSXWdq4jT+qXn NqY6H5L/7uJvIz7NfqDRWjQm8Q//fUmC5+mIp0nlq9iWueZ78LB6z+KFldP9cDz3QPA/ s3znwhbVX2rM1A8XEgTncc94k1aN7q4QQimlib+Bzpi//oEUYEKz05Zqe3qZ3GWAPpZF 8WnFkSMYUCwW0qsLlKjNd62QplmAjAe5BuU2+c994B/7C3D/aRhluX2PJ2t1aisF5glQ BHqtmH5yo54a7uaDvR+v5907KhpLaYVwGTY8loAxBO5Q/dUVB+kQ2g5SLFrfbn5vUuTW WtCg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b="YVbwRjv/"; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id d14si21858559pgv.454.2019.04.09.22.23.50; Tue, 09 Apr 2019 22:24:06 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b="YVbwRjv/"; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727526AbfDJEPg (ORCPT + 99 others); Wed, 10 Apr 2019 00:15:36 -0400 Received: from lelv0143.ext.ti.com ([198.47.23.248]:45332 "EHLO lelv0143.ext.ti.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725982AbfDJEPg (ORCPT ); Wed, 10 Apr 2019 00:15:36 -0400 Received: from lelv0265.itg.ti.com ([10.180.67.224]) by lelv0143.ext.ti.com (8.15.2/8.15.2) with ESMTP id x3A4EvAZ023392; Tue, 9 Apr 2019 23:14:57 -0500 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=ti.com; s=ti-com-17Q1; t=1554869697; bh=Vju0xD8l6nyTqu3C+22Nj3B+L2TEKFkSgkbOaSXQ/mM=; h=From:To:CC:Subject:Date:In-Reply-To:References; b=YVbwRjv//FIS2o/R/OoNmvCgvyk8YqaCbMWFh0chSgJB3GazMw6DfNGvkfjmjD+HF n/EeU4UETUEsVWnSrzhnJ3hCcQlQxGsxiOY7e4ZEffcN5ueQLSvd9+AgqSNIk69C/H RopqKYj/vnigA3ko6FolUu9oppDWh9TYrDsDDEuQ= Received: from DFLE100.ent.ti.com (dfle100.ent.ti.com [10.64.6.21]) by lelv0265.itg.ti.com (8.15.2/8.15.2) with ESMTPS id x3A4EvFF048724 (version=TLSv1.2 cipher=AES256-GCM-SHA384 bits=256 verify=FAIL); Tue, 9 Apr 2019 23:14:57 -0500 Received: from DFLE107.ent.ti.com (10.64.6.28) by DFLE100.ent.ti.com (10.64.6.21) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.1713.5; Tue, 9 Apr 2019 23:14:57 -0500 Received: from lelv0327.itg.ti.com (10.180.67.183) by DFLE107.ent.ti.com (10.64.6.28) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.1713.5 via Frontend Transport; Tue, 9 Apr 2019 23:14:57 -0500 Received: from uda0131933.india.ti.com (ileax41-snat.itg.ti.com [10.172.224.153]) by lelv0327.itg.ti.com (8.15.2/8.15.2) with ESMTP id x3A4EKZT029255; Tue, 9 Apr 2019 23:14:53 -0500 From: Lokesh Vutla To: Marc Zyngier , Tony Lindgren , Nishanth Menon , Santosh Shilimkar , Rob Herring , CC: Linux ARM Mailing List , , Device Tree Mailing List , Sekhar Nori , Tero Kristo , Peter Ujfalusi , Grygorii Strashko , Lokesh Vutla Subject: [PATCH v6 08/12] dt-bindings: irqchip: Introduce TISCI Interrupt Aggregator bindings Date: Wed, 10 Apr 2019 09:43:54 +0530 Message-ID: <20190410041358.16809-9-lokeshvutla@ti.com> X-Mailer: git-send-email 2.21.0 In-Reply-To: <20190410041358.16809-1-lokeshvutla@ti.com> References: <20190410041358.16809-1-lokeshvutla@ti.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Content-Type: text/plain X-EXCLAIMER-MD-CONFIG: e1e8a2fd-e40a-4ac6-ac9b-f7e9cc9ee180 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add the DT binding documentation for Interrupt Aggregator driver. Signed-off-by: Lokesh Vutla --- Changes since v5: - Dropped interrupt-cells property - Added msi controller property .../interrupt-controller/ti,sci-inta.txt | 66 +++++++++++++++++++ MAINTAINERS | 1 + 2 files changed, 67 insertions(+) create mode 100644 Documentation/devicetree/bindings/interrupt-controller/ti,sci-inta.txt diff --git a/Documentation/devicetree/bindings/interrupt-controller/ti,sci-inta.txt b/Documentation/devicetree/bindings/interrupt-controller/ti,sci-inta.txt new file mode 100644 index 000000000000..0c2cee3be45f --- /dev/null +++ b/Documentation/devicetree/bindings/interrupt-controller/ti,sci-inta.txt @@ -0,0 +1,66 @@ +Texas Instruments K3 Interrupt Aggregator +========================================= + +The Interrupt Aggregator (INTA) provides a centralized machine +which handles the termination of system events to that they can +be coherently processed by the host(s) in the system. A maximum +of 64 events can be mapped to a single interrupt. + + + Interrupt Aggregator + +-----------------------------------------+ + | Intmap VINT | + | +--------------+ +------------+ | + m ------>| | vint | bit | | 0 |.....|63| vint0 | + . | +--------------+ +------------+ | +------+ + . | . . | | HOST | +Globalevents ------>| . . |------>| IRQ | + . | . . | | CTRL | + . | . . | +------+ + n ------>| +--------------+ +------------+ | + | | vint | bit | | 0 |.....|63| vintx | + | +--------------+ +------------+ | + | | + +-----------------------------------------+ + +Configuration of these Intmap registers that maps global events to vint is done +by a system controller (like the Device Memory and Security Controller on K3 +AM654 SoC). Driver should request the system controller to get the range +of global events and vints assigned to the requesting host. Management +of these requested resources should be handled by driver and requests +system controller to map specific global event to vint, bit pair. + +Communication between the host processor running an OS and the system +controller happens through a protocol called TI System Control Interface +(TISCI protocol). For more details refer: +Documentation/devicetree/bindings/arm/keystone/ti,sci.txt + +TISCI Interrupt Aggregator Node: +------------------------------- +- compatible: Must be "ti,sci-inta". +- reg: Should contain registers location and length. +- interrupt-controller: Identifies the node as an interrupt controller +- msi-controller: Identifies the node as an MSI controller. +- interrupt-parent: phandle of irq parent. +- ti,sci: Phandle to TI-SCI compatible System controller node. +- ti,sci-dev-id: TISCI device ID of the Interrupt Aggregator. +- ti,sci-rm-range-vint: TISCI subtype ids representing the virtual interrupts + (vints) range within this IA, assigned to the + requesting host context. +- ti,sci-rm-range-global-event: TISCI subtype ids representing the global + events range reaching this IA and are assigned + to the requesting host context. + +Example: +-------- +main_udmass_inta: interrupt-controller@33d00000 { + compatible = "ti,sci-inta"; + reg = <0x0 0x33d00000 0x0 0x100000>; + interrupt-controller; + msi-controller; + interrupt-parent = <&main_navss_intr>; + ti,sci = <&dmsc>; + ti,sci-dev-id = <179>; + ti,sci-rm-range-vint = <0x0>; + ti,sci-rm-range-global-event = <0x1>; +}; diff --git a/MAINTAINERS b/MAINTAINERS index 6f551053627f..90173038f674 100644 --- a/MAINTAINERS +++ b/MAINTAINERS @@ -15350,6 +15350,7 @@ F: Documentation/devicetree/bindings/clock/ti,sci-clk.txt F: drivers/clk/keystone/sci-clk.c F: drivers/reset/reset-ti-sci.c F: Documentation/devicetree/bindings/interrupt-controller/ti,sci-intr.txt +F: Documentation/devicetree/bindings/interrupt-controller/ti,sci-inta.txt F: drivers/irqchip/irq-ti-sci-intr.c Texas Instruments ASoC drivers -- 2.21.0