Received: by 2002:a25:4158:0:0:0:0:0 with SMTP id o85csp4673959yba; Wed, 10 Apr 2019 02:27:58 -0700 (PDT) X-Google-Smtp-Source: APXvYqzLC/qxUEUl4mxEQ0oA9JAM+qYVh6sNwUoS9XT+qsC+rL2v8tpDwhHYeFEznh6Iuga0vO7A X-Received: by 2002:a17:902:ba8b:: with SMTP id k11mr43518797pls.40.1554888478876; Wed, 10 Apr 2019 02:27:58 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1554888478; cv=none; d=google.com; s=arc-20160816; b=DkKGvy7D9BYmVc8XHa5qsp6Rq8BBRlnFxVenK/ZOUSx/otuw7McPhQWZWYVH/9/2VS hZeyU7fPKrt9m1baIPq2sbgbs84FjgBfLHgoHycov2Rc+bdS4wnDT3Ra5oNSeH0e3X7J IOmcg//oD6AVzyEpbl9YE8kCw7qA/WcxwiY3HXg/zsbKipsZR+qB/S6Frn3NNxG7hHhT HflELfvjpfLFWsfiRtoukh/5gowWyzs7QlEMDIKCQbDjvq58DLgBxkZDLiK0Zuternie xzamAzvpotDVr2oOgq2WXSuP3fQYEkZJYPuCQbgIWt24CD4FBboeCNKG3wjjjzfQ9FdU 4iEw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:message-id:date:subject:cc :to:from:dkim-signature; bh=r1NcKsalSCqitO/SHrdezNJomTKfAfUMY6GQZgCYPZE=; b=Um+CLFVlfup8RXD7i4BEnRYO1aSr6mT6deyS5H6O84wxZ6i07HegeKX/JyDSTOzIbe zYqMwN3jGvcGBQxASI3hsc8AHVL0gMf6einag3dTF9jD58H6uuycY9RWV6Ii+8wSckQi dkEiQ+itj4zQTSxqZVY2GjqAgx2AeVm/D03B6jGSsmJQ92VNhsiU4iKHHKSwFcdg/e/3 QRUgM3UBMvyNVYvR4CrsLnxObjNNYctk51z3902KZ2btduKsTP5fhA5s1/2VpUCitC6L Vf/OBsfXPV1VPk1VE0tY54T/0F3Xg6tWr9bYzxXT/hun+kI549ps3Q8HXw49ibcGEuDv vDbw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@st.com header.s=STMicroelectronics header.b=T0BLj9FI; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id p6si33008691pgp.459.2019.04.10.02.27.42; Wed, 10 Apr 2019 02:27:58 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@st.com header.s=STMicroelectronics header.b=T0BLj9FI; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728050AbfDJIJh (ORCPT + 99 others); Wed, 10 Apr 2019 04:09:37 -0400 Received: from mx07-00178001.pphosted.com ([62.209.51.94]:12554 "EHLO mx07-00178001.pphosted.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726052AbfDJIJg (ORCPT ); Wed, 10 Apr 2019 04:09:36 -0400 Received: from pps.filterd (m0046668.ppops.net [127.0.0.1]) by mx07-00178001.pphosted.com (8.16.0.27/8.16.0.27) with SMTP id x3A82vLj000643; Wed, 10 Apr 2019 10:08:42 +0200 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=st.com; h=from : to : cc : subject : date : message-id : mime-version : content-type; s=STMicroelectronics; bh=r1NcKsalSCqitO/SHrdezNJomTKfAfUMY6GQZgCYPZE=; b=T0BLj9FIY0dgBnvu5wOPATOPceQwQSmcTDbd5p0Tl2Sosghqgk80A/4akYbhbJLRsDk2 HSL9SIklq7dmRni7Vd4TFhUuJQQAUvMjbQQjqojmleKaU/K4+2tJ+k/85X+wgtsMbRjv d0gbll5DguCZmfXTFp8iHZd0v0Nl5mJi8l2SjphIDwPoSCPbWf7Lm7xdT4LZaotAvxRP knC3jjA6YHoaHZrnBLFxHfTBkXiIY3jnXxUOEAcfZtkZv7+/lDZvfuP8EVJaI5aXnUh7 JmWKPetqOHbu29UzU5381+T3L0rKCP7A2DwFiTLHX8AzOR8Flwjj9qmHIuCAkBQJKbpJ wA== Received: from beta.dmz-eu.st.com (beta.dmz-eu.st.com [164.129.1.35]) by mx07-00178001.pphosted.com with ESMTP id 2rprcp5h2f-1 (version=TLSv1 cipher=ECDHE-RSA-AES256-SHA bits=256 verify=NOT); Wed, 10 Apr 2019 10:08:42 +0200 Received: from zeta.dmz-eu.st.com (zeta.dmz-eu.st.com [164.129.230.9]) by beta.dmz-eu.st.com (STMicroelectronics) with ESMTP id 730DC38; Wed, 10 Apr 2019 08:08:41 +0000 (GMT) Received: from Webmail-eu.st.com (Safex1hubcas21.st.com [10.75.90.44]) by zeta.dmz-eu.st.com (STMicroelectronics) with ESMTP id 37E19112F; Wed, 10 Apr 2019 08:08:41 +0000 (GMT) Received: from SAFEX1HUBCAS24.st.com (10.75.90.94) by SAFEX1HUBCAS21.st.com (10.75.90.44) with Microsoft SMTP Server (TLS) id 14.3.361.1; Wed, 10 Apr 2019 10:08:41 +0200 Received: from localhost (10.201.23.16) by webmail-ga.st.com (10.75.90.48) with Microsoft SMTP Server (TLS) id 14.3.439.0; Wed, 10 Apr 2019 10:08:40 +0200 From: Olivier Moysan To: , , , , , , , , , , , CC: Subject: [PATCH] ASoC: stm32: sai: fix master clock management Date: Wed, 10 Apr 2019 10:08:36 +0200 Message-ID: <1554883716-10436-1-git-send-email-olivier.moysan@st.com> X-Mailer: git-send-email 2.7.4 MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [10.201.23.16] X-Proofpoint-Virus-Version: vendor=fsecure engine=2.50.10434:,, definitions=2019-04-10_05:,, signatures=0 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org When master clock is used, master clock rate is set exclusively. Parent clocks of master clock cannot be changed after a call to clk_set_rate_exclusive(). So the parent clock of SAI kernel clock must be set before. Ensure also that exclusive rate operations are balanced in STM32 SAI driver. Signed-off-by: Olivier Moysan --- sound/soc/stm/stm32_sai_sub.c | 64 +++++++++++++++++++++++++++++++------------ 1 file changed, 47 insertions(+), 17 deletions(-) diff --git a/sound/soc/stm/stm32_sai_sub.c b/sound/soc/stm/stm32_sai_sub.c index 3dd54bc54fa1..77aa38183955 100644 --- a/sound/soc/stm/stm32_sai_sub.c +++ b/sound/soc/stm/stm32_sai_sub.c @@ -70,6 +70,7 @@ #define SAI_IEC60958_STATUS_BYTES 24 #define SAI_MCLK_NAME_LEN 32 +#define SAI_RATE_11K 11025 /** * struct stm32_sai_sub_data - private data of SAI sub block (block A or B) @@ -311,6 +312,25 @@ static int stm32_sai_set_clk_div(struct stm32_sai_sub_data *sai, return ret; } +static int stm32_sai_set_parent_clock(struct stm32_sai_sub_data *sai, + unsigned int rate) +{ + struct platform_device *pdev = sai->pdev; + struct clk *parent_clk = sai->pdata->clk_x8k; + int ret; + + if (!(rate % SAI_RATE_11K)) + parent_clk = sai->pdata->clk_x11k; + + ret = clk_set_parent(sai->sai_ck, parent_clk); + if (ret) + dev_err(&pdev->dev, " Error %d setting sai_ck parent clock. %s", + ret, ret == -EBUSY ? + "Active stream rates conflict\n" : "\n"); + + return ret; +} + static long stm32_sai_mclk_round_rate(struct clk_hw *hw, unsigned long rate, unsigned long *prate) { @@ -492,25 +512,29 @@ static int stm32_sai_set_sysclk(struct snd_soc_dai *cpu_dai, struct stm32_sai_sub_data *sai = snd_soc_dai_get_drvdata(cpu_dai); int ret; - if (dir == SND_SOC_CLOCK_OUT) { + if (dir == SND_SOC_CLOCK_OUT && sai->sai_mclk) { ret = regmap_update_bits(sai->regmap, STM_SAI_CR1_REGX, SAI_XCR1_NODIV, (unsigned int)~SAI_XCR1_NODIV); if (ret < 0) return ret; - dev_dbg(cpu_dai->dev, "SAI MCLK frequency is %uHz\n", freq); - sai->mclk_rate = freq; + /* If master clock is used, set parent clock now */ + ret = stm32_sai_set_parent_clock(sai, freq); + if (ret) + return ret; - if (sai->sai_mclk) { - ret = clk_set_rate_exclusive(sai->sai_mclk, - sai->mclk_rate); - if (ret) { - dev_err(cpu_dai->dev, - "Could not set mclk rate\n"); - return ret; - } + ret = clk_set_rate_exclusive(sai->sai_mclk, freq); + if (ret) { + dev_err(cpu_dai->dev, + ret == -EBUSY ? + "Active streams have incompatible rates" : + "Could not set mclk rate\n"); + return ret; } + + dev_dbg(cpu_dai->dev, "SAI MCLK frequency is %uHz\n", freq); + sai->mclk_rate = freq; } return 0; @@ -917,11 +941,13 @@ static int stm32_sai_configure_clock(struct snd_soc_dai *cpu_dai, int div = 0, cr1 = 0; int sai_clk_rate, mclk_ratio, den; unsigned int rate = params_rate(params); + int ret; - if (!(rate % 11025)) - clk_set_parent(sai->sai_ck, sai->pdata->clk_x11k); - else - clk_set_parent(sai->sai_ck, sai->pdata->clk_x8k); + if (!sai->sai_mclk) { + ret = stm32_sai_set_parent_clock(sai, rate); + if (ret) + return ret; + } sai_clk_rate = clk_get_rate(sai->sai_ck); if (STM_SAI_IS_F4(sai->pdata)) { @@ -1080,9 +1106,13 @@ static void stm32_sai_shutdown(struct snd_pcm_substream *substream, regmap_update_bits(sai->regmap, STM_SAI_CR1_REGX, SAI_XCR1_NODIV, SAI_XCR1_NODIV); - clk_disable_unprepare(sai->sai_ck); + /* Release mclk rate only if rate was actually set */ + if (sai->mclk_rate) { + clk_rate_exclusive_put(sai->sai_mclk); + sai->mclk_rate = 0; + } - clk_rate_exclusive_put(sai->sai_mclk); + clk_disable_unprepare(sai->sai_ck); spin_lock_irqsave(&sai->irq_lock, flags); sai->substream = NULL; -- 2.7.4