Received: by 2002:a25:4158:0:0:0:0:0 with SMTP id o85csp2977699yba; Tue, 16 Apr 2019 01:55:57 -0700 (PDT) X-Google-Smtp-Source: APXvYqy7CZkVao5AqIKiDZl3db55tsMh9puBiFhkZY2LuQYjnKsWTvhiuLS2T/W31E6+H4o0Xzrh X-Received: by 2002:a17:902:106:: with SMTP id 6mr37725627plb.98.1555404957299; Tue, 16 Apr 2019 01:55:57 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1555404957; cv=none; d=google.com; s=arc-20160816; b=0svBX2N5KNI0EL9rj/qrjsAmhatwGC1Unou41jlxlbH3qIjWzUz43gxbz9b78V17TD XYz4WebLqC0pYPT7SpPCJwLyBhkLGS+m9ou/HAyDfwmzFbyG1HgRtp9BE3R0jVQMOwcl MT8cw5rxTT3E6J+KJqcp+9GxclSj3rWUhlJc12YplnA/AK/dMAKDHTEshqS6ZOc3Q7Xe aOXV5lfx6vGJNZ0mjiVms5bh70BWjcxzXhqZopoO3qRR15DxV3afwawsxOnHeNOOOhsD FsbhcRwukdBcnPmnmEo4OhuNCIAPyEPLGGWOaEpSY6EsWsJvR1XCes3/I19NRZ/02PS9 +1Xg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=LKp4jTJIIkWNDDSr79fTbT53IY9NPNfIvZQZHH6Bzbo=; b=JqPBEp6ogftbOQw8ZUMEiH9YjCIk3Xi2LUyzuEoKUoGYZYYc7mmv+CznwzHWa+dCJU vWS7GvZktAsQEO5X1+JtWVWTQtuUq//QxSw543gd0YjJUa/iMTlPW9XPoSR+lAUi2vuS UQztZh+GnBwhfgw4pKlPIvYmhgZdS45sIuccLLCjDgUH0pOodO6ggnaWnVAOLrPVGMbG mbhdFmhaiCrMh9qJApgThHlXcD2XAdzj9ygrG0jb3o9mIj+Wsd2JrX3beKJJT4LIW+8u n0edmOnOhDdAtMmaNtUp0AYll34lQDrkpuhBRRK00YqhWyZwDRdalOHHi7VQV8s8PWBk Zabw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id p13si50048725pll.324.2019.04.16.01.55.41; Tue, 16 Apr 2019 01:55:57 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728747AbfDPIzB (ORCPT + 99 others); Tue, 16 Apr 2019 04:55:01 -0400 Received: from mailgw02.mediatek.com ([1.203.163.81]:42141 "EHLO mailgw02.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1728506AbfDPIy7 (ORCPT ); Tue, 16 Apr 2019 04:54:59 -0400 X-UUID: e2dd105a06854156a2c12315b562f999-20190416 X-UUID: e2dd105a06854156a2c12315b562f999-20190416 Received: from mtkcas34.mediatek.inc [(172.27.4.253)] by mailgw02.mediatek.com (envelope-from ) (mailgw01.mediatek.com ESMTP with TLS) with ESMTP id 1393457285; Tue, 16 Apr 2019 16:54:54 +0800 Received: from MTKCAS36.mediatek.inc (172.27.4.186) by MTKMBS33N1.mediatek.inc (172.27.4.75) with Microsoft SMTP Server (TLS) id 15.0.1395.4; Tue, 16 Apr 2019 16:54:53 +0800 Received: from mszsdclx1018.gcn.mediatek.inc (172.27.4.253) by MTKCAS36.mediatek.inc (172.27.4.170) with Microsoft SMTP Server id 15.0.1395.4 via Frontend Transport; Tue, 16 Apr 2019 16:54:51 +0800 From: Jitao Shi To: Rob Herring , Pawel Moll , Mark Rutland , Ian Campbell , Kumar Gala , , David Airlie , Matthias Brugger CC: Jitao Shi , Thierry Reding , Ajay Kumar , Inki Dae , Rahul Sharma , Sean Paul , Vincent Palatin , Andy Yan , Philipp Zabel , Russell King , , , , , , , Sascha Hauer , , , , , , Subject: [PATCH 1/2] arm64: dts: mt8183: add dsi node Date: Tue, 16 Apr 2019 16:54:45 +0800 Message-ID: <20190416085446.84071-2-jitao.shi@mediatek.com> X-Mailer: git-send-email 2.21.0 In-Reply-To: <20190416085446.84071-1-jitao.shi@mediatek.com> References: <20190416085446.84071-1-jitao.shi@mediatek.com> MIME-Version: 1.0 Content-Transfer-Encoding: 7BIT Content-Type: text/plain; charset=US-ASCII X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add dsi and mipitx nodes to the mt8183 Signed-off-by: Jitao Shi --- arch/arm64/boot/dts/mediatek/mt8183.dtsi | 25 ++++++++++++++++++++++++ 1 file changed, 25 insertions(+) diff --git a/arch/arm64/boot/dts/mediatek/mt8183.dtsi b/arch/arm64/boot/dts/mediatek/mt8183.dtsi index b36e37fcdfe3..80929a0e5a6f 100644 --- a/arch/arm64/boot/dts/mediatek/mt8183.dtsi +++ b/arch/arm64/boot/dts/mediatek/mt8183.dtsi @@ -353,6 +353,16 @@ status = "disabled"; }; + mipi_tx0: mipi-dphy@11e50000 { + compatible = "mediatek,mt8183-mipi-tx"; + reg = <0 0x11e50000 0 0x1000>; + clocks = <&apmixedsys CLK_APMIXED_MIPID0_26M>; + clock-names = "ref_clk"; + #clock-cells = <0>; + #phy-cells = <0>; + clock-output-names = "mipi_tx0_pll"; + }; + mfgcfg: syscon@13000000 { compatible = "mediatek,mt8183-mfgcfg", "syscon"; reg = <0 0x13000000 0 0x1000>; @@ -365,6 +375,21 @@ #clock-cells = <1>; }; + dsi0: dsi@14014000 { + compatible = "mediatek,mt8173-dsi", + "mediatek,mt8183-dsi"; + reg = <0 0x14014000 0 0x1000>; + interrupts = ; + power-domains = <&scpsys MT8183_POWER_DOMAIN_DISP>; + mediatek,syscon-dsi = <&mmsys 0x140>; + clocks = <&mmsys CLK_MM_DSI0_MM>, + <&mmsys CLK_MM_DSI0_IF>, + <&mipi_tx0>; + clock-names = "engine", "digital", "hs"; + phys = <&mipi_tx0>; + phy-names = "dphy"; + }; + smi_common: smi@14019000 { compatible = "mediatek,mt8183-smi-common", "syscon"; reg = <0 0x14019000 0 0x1000>; -- 2.21.0