Received: by 2002:a25:4158:0:0:0:0:0 with SMTP id o85csp3000202yba; Tue, 16 Apr 2019 02:29:12 -0700 (PDT) X-Google-Smtp-Source: APXvYqxLi1f3NBmC1/PuPd+9fTpjycYXq8S2LR4ZPhYKTXnZwtZpv3CEO1tTjqfO8x1GGLRuatlk X-Received: by 2002:a63:fa54:: with SMTP id g20mr72072481pgk.242.1555406952571; Tue, 16 Apr 2019 02:29:12 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1555406952; cv=none; d=google.com; s=arc-20160816; b=t39+5KT0RmosQkJLUyRp7ZP2gqFI/JkVk8q3isGow+bYQMxNAyuHuXz7ZhLxHwXeFw 3z6LPUa/oNMJ6JB+hDKp4lFBQA82++RN3Jy7mGQSf6r6zWWg5opp0Jtd0mVWscEN+aBm V6YQlFq4Q06WjT66FZdnApSQncoF1EGyWJeX7kxiCmlwW0Dj/L7NzaemWZ/7hbb+Zy9L nC/qQeik4Id8y6XxiPKPbNTQlsjL0VqIrcgswoRQQL1icarphxyYDbri+QgfstU0HYOz FIYvV8AMQtASql68Qfc7Cpa3pAeUtJwXh8zJOVcrmUH4mEVp3Bz/X5aBL2+SDy0fSz6N om+g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from; bh=PqmFurPrjVVMVdLIZjkErHyua4h57rzlJ7KLjQh6XfY=; b=ybFwjjq47hSa2FZBH+aHRp45C5mDMBAg4EQWG1CUsd6cIwTsWp8ZigNYQ8Rspe//o7 X+gpDpQl009dlgkHFPJfdiesFEJ49vA3z0oXfMJB2QZGioZs/UaVd2o1orsFJxRhIp5y +STVcLd3RDUZGBS2oTpwQV4wmqkjEanadrWJoBqlHO5yWk9yg5e7nVXrJOGE+/UxTVRr 02aXJvNrkhVEXPaGQCHywyC0oCGvaohf7tYhrQuLsK2N66rdFrCF6L2NlikVIZle2UsR 4CKKpDBGHjB20ia+oCdIPZ6Hxzt2Pzp3PePZee+Mwle3YMicpM2Rog+C0M6IEzk8mhhV UgYw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id f11si46091793pgf.406.2019.04.16.02.28.56; Tue, 16 Apr 2019 02:29:12 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1729013AbfDPJ2K (ORCPT + 99 others); Tue, 16 Apr 2019 05:28:10 -0400 Received: from mailgw02.mediatek.com ([210.61.82.184]:25215 "EHLO mailgw02.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1728990AbfDPJ2H (ORCPT ); Tue, 16 Apr 2019 05:28:07 -0400 X-UUID: 3a128eff85af418db5d02027c38e68f9-20190416 X-UUID: 3a128eff85af418db5d02027c38e68f9-20190416 Received: from mtkexhb01.mediatek.inc [(172.21.101.102)] by mailgw02.mediatek.com (envelope-from ) (mhqrelay.mediatek.com ESMTP with TLS) with ESMTP id 26448459; Tue, 16 Apr 2019 17:27:54 +0800 Received: from MTKCAS06.mediatek.inc (172.21.101.30) by mtkmbs01n2.mediatek.inc (172.21.101.79) with Microsoft SMTP Server (TLS) id 15.0.1395.4; Tue, 16 Apr 2019 17:27:48 +0800 Received: from mtksdccf07.mediatek.inc (172.21.84.99) by MTKCAS06.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1395.4 via Frontend Transport; Tue, 16 Apr 2019 17:27:48 +0800 From: Stu Hsieh To: Mauro Carvalho Chehab , Rob Herring , CK Hu CC: Mark Rutland , Matthias Brugger , Stu Hsieh , , , , , , Subject: [PATCH v2 09/15] [media] mtk-mipicsi: enable/disable cmos for mt2712 Date: Tue, 16 Apr 2019 17:27:37 +0800 Message-ID: <1555406863-18069-10-git-send-email-stu.hsieh@mediatek.com> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1555406863-18069-1-git-send-email-stu.hsieh@mediatek.com> References: <1555406863-18069-1-git-send-email-stu.hsieh@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-TM-SNTS-SMTP: BD0221EB43208B984DF20508C1A427191BBB02383E6E9D675AE55CC4A97C0BDB2000:8 X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This patch enable/disable cmos setting for mt2712 when vb2 start/stop streaming. Signed-off-by: Stu Hsieh --- .../media/platform/mtk-mipicsi/mtk_mipicsi.c | 40 +++++++++++++++++++ 1 file changed, 40 insertions(+) diff --git a/drivers/media/platform/mtk-mipicsi/mtk_mipicsi.c b/drivers/media/platform/mtk-mipicsi/mtk_mipicsi.c index 8a4079f0ed9b..7331543d400a 100644 --- a/drivers/media/platform/mtk-mipicsi/mtk_mipicsi.c +++ b/drivers/media/platform/mtk-mipicsi/mtk_mipicsi.c @@ -97,9 +97,11 @@ #define CAMSV_MODULE_EN 0x10 #define CAMSV_FMT_SEL 0x14 #define CAMSV_INT_EN 0x18 +#define CAMSV_SW_CTL 0x20 #define CAMSV_CLK_EN 0x30 #define CAMSV_TG_SEN_MODE 0x500 +#define CAMSV_TG_VF_CON 0x504 #define CAMSV_TG_SEN_GRAB_PXL 0x508 #define CAMSV_TG_SEN_GRAB_LIN 0x50C #define CAMSV_TG_PATH_CFG 0x510 @@ -531,9 +533,25 @@ static int mtk_mipicsi_vb2_start_streaming(struct vb2_queue *vq, struct soc_camera_device *icd = soc_camera_from_vb2q(vq); struct soc_camera_host *ici = to_soc_camera_host(icd->parent); struct mtk_mipicsi_dev *mipicsi = ici->priv; + unsigned int index = 0; + void __iomem *base = NULL; icd->vdev->queue = vq; + for (index = 0U; index < MTK_CAMDMA_MAX_NUM; ++index) + if (((mipicsi->link_reg_val >> index) & 0x01U) == 0x01U && + !mipicsi->is_enable_irq[index]) { + enable_irq(mipicsi->irq[index]); + mipicsi->is_enable_irq[index] = true; + + /*enable cmos_en and vf_en*/ + base = mipicsi->camsv[index]; + writel(0x00000001U | readl(base + CAMSV_TG_SEN_MODE), + base + CAMSV_TG_SEN_MODE); + writel(0x00000001U | readl(base + CAMSV_TG_VF_CON), + base + CAMSV_TG_VF_CON); + } + mipicsi->streamon = true; return 0; } @@ -543,7 +561,29 @@ static void mtk_mipicsi_vb2_stop_streaming(struct vb2_queue *vq) struct mtk_mipicsi_dev *mipicsi = vb2_get_drv_priv(vq); struct mtk_mipicsi_buf *buf = NULL; struct mtk_mipicsi_buf *tmp = NULL; + unsigned int i = 0U; unsigned int index = 0; + void __iomem *base = NULL; + + for (i = 0U; i < MTK_CAMDMA_MAX_NUM; ++i) + if (((mipicsi->link_reg_val >> i) & 0x01U) == 0x01U) { + /*disable cmos_en and vf_en*/ + base = mipicsi->camsv[i]; + writel(readl(base + CAMSV_TG_SEN_MODE) & 0xFFFFFFFEU, + base + CAMSV_TG_SEN_MODE); + writel(readl(base + CAMSV_TG_VF_CON) & 0xFFFFFFFEU, + base + CAMSV_TG_VF_CON); + /*camsv reset*/ + base = mipicsi->camsv[i]; + writel(0x00000004U | readl(base + CAMSV_SW_CTL), + base + CAMSV_SW_CTL); + writel(readl(base + CAMSV_SW_CTL) & 0xFFFFFFFBU, + base + CAMSV_SW_CTL); + disable_irq(mipicsi->irq[i]); + mipicsi->is_enable_irq[i] = false; + mipicsi->frame_cnt[i] = 0UL; + mipicsi->irq_status[i] = false; + } spin_lock(&mipicsi->queue_lock); while (list_empty(&(mipicsi->fb_list)) == 0) { -- 2.18.0