Received: by 2002:a25:4158:0:0:0:0:0 with SMTP id o85csp3002354yba; Tue, 16 Apr 2019 02:32:02 -0700 (PDT) X-Google-Smtp-Source: APXvYqxCrRHJB4ew6/fKMWpBKXu/rItU737dJyjXXF0iSXrgDoYa9NlYgyIvhnLOLFdmRUxKBqUu X-Received: by 2002:aa7:9ab1:: with SMTP id x17mr75710344pfi.4.1555407122326; Tue, 16 Apr 2019 02:32:02 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1555407122; cv=none; d=google.com; s=arc-20160816; b=nLeHGmNUHBxO9Xo240LWMdGEATQsN8qU/7L3AJeEkcpC0XefTWKGjsOQg984HCbPs+ jVL0HcdYYjtAJkoB2UG7xfRwRrBCvCB8cjxv9uGaw2C+PJoPbwPYQMl2imzXr2ol3up4 SriYGndJkatXlxMMRaMFrzGeGOKkL26e18HMDYfZaIfsLdyCqJPPO0BMj3BAunbhNEwL 1pONSoOVcU5aJFsI67QTWIT7+Ias+bbLpBkygDY0cMPZFaXlTu7cLx7ssSKchdjC3fPh vg2C3SBKmDqgQvnBjzMreAsVGPloy9QYUXcOnOUp8PDUaq+amzTnBbb/mIzia5XXJ0gZ 0sjw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from; bh=Z2v9MuYSPHnNZsTyE/SibsZ+TjKtHsNecMy7IpGeN9Y=; b=qIgyvfehwJH+Ve3oY5WOyfuntDqHZopBtaX9+KOGhxAhIWy0mZ+tNCQFIxBY+EDYwS Jt0/yuijNS+n7ZZnebf51T/nnD9bvmB9SMtLv67gEPVzFCvB7ntiUboTNOZ5p8+EBVr0 ADS23WxYFxZa9N0NOBWje7s4VvBidAacn1bIzy+B3LekVbxr2uBOIkOV9VqDcrM6OyiM pB/7KKZc9MGASAfqUZg1SMZo9BLQmiHHiRM2KRhxWCck3VfSZpFB2DQY+3NTubsDH18Y sn9KJro34lfMzaKcAlst42qc2/BiVPN9a8jALaKU/D106h8YmGUOZqzmo8c8KkOIsVDc e1/g== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id o4si47614824pgr.158.2019.04.16.02.31.46; Tue, 16 Apr 2019 02:32:02 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1729287AbfDPJai (ORCPT + 99 others); Tue, 16 Apr 2019 05:30:38 -0400 Received: from mailgw02.mediatek.com ([210.61.82.184]:12419 "EHLO mailgw02.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1729251AbfDPJaf (ORCPT ); Tue, 16 Apr 2019 05:30:35 -0400 X-UUID: 88f06824887e4c1bb2300e30bbbdb68e-20190416 X-UUID: 88f06824887e4c1bb2300e30bbbdb68e-20190416 Received: from mtkcas07.mediatek.inc [(172.21.101.84)] by mailgw02.mediatek.com (envelope-from ) (mhqrelay.mediatek.com ESMTP with TLS) with ESMTP id 1524196527; Tue, 16 Apr 2019 17:30:25 +0800 Received: from MTKCAS06.mediatek.inc (172.21.101.30) by mtkmbs03n2.mediatek.inc (172.21.101.182) with Microsoft SMTP Server (TLS) id 15.0.1395.4; Tue, 16 Apr 2019 17:30:18 +0800 Received: from mtksdccf07.mediatek.inc (172.21.84.99) by MTKCAS06.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1395.4 via Frontend Transport; Tue, 16 Apr 2019 17:30:18 +0800 From: Stu Hsieh To: Mauro Carvalho Chehab , Rob Herring , CK Hu CC: Mark Rutland , Matthias Brugger , Stu Hsieh , , , , , , Subject: [PATCH v2 08/15] [media] mtk-mipicsi: enable/disable ana clk Date: Tue, 16 Apr 2019 17:30:08 +0800 Message-ID: <1555407015-18130-9-git-send-email-stu.hsieh@mediatek.com> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1555407015-18130-1-git-send-email-stu.hsieh@mediatek.com> References: <1555407015-18130-1-git-send-email-stu.hsieh@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-TM-SNTS-SMTP: 8248653BC848B32118B6C6517FF036FC096F692F9EBA1E990BDAF7324736F1BC2000:8 X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This patch enable/disable ana clk when power on/off Signed-off-by: Stu Hsieh --- .../media/platform/mtk-mipicsi/mtk_mipicsi.c | 39 +++++++++++++++++++ 1 file changed, 39 insertions(+) diff --git a/drivers/media/platform/mtk-mipicsi/mtk_mipicsi.c b/drivers/media/platform/mtk-mipicsi/mtk_mipicsi.c index c92ffe6684ef..8a4079f0ed9b 100644 --- a/drivers/media/platform/mtk-mipicsi/mtk_mipicsi.c +++ b/drivers/media/platform/mtk-mipicsi/mtk_mipicsi.c @@ -163,6 +163,41 @@ struct mtk_mipicsi_dev { V4L2_MBUS_PCLK_SAMPLE_FALLING | \ V4L2_MBUS_DATA_ACTIVE_HIGH) +static void mtk_mipicsi_ana_clk_enable(void __iomem *base, bool enable) +{ + if (enable) { + writel(1UL | readl(base + MIPI_RX_ANA00_CSI), + base + MIPI_RX_ANA00_CSI); + writel(1UL | readl(base + MIPI_RX_ANA04_CSI), + base + MIPI_RX_ANA04_CSI); + writel(1UL | readl(base + MIPI_RX_ANA08_CSI), + base + MIPI_RX_ANA08_CSI); + writel(1UL | readl(base + MIPI_RX_ANA0C_CSI), + base + MIPI_RX_ANA0C_CSI); + writel(1UL | readl(base + MIPI_RX_ANA10_CSI), + base + MIPI_RX_ANA10_CSI); + writel(1UL | readl(base + MIPI_RX_ANA20_CSI), + base + MIPI_RX_ANA20_CSI); + writel(1UL | readl(base + MIPI_RX_ANA24_CSI), + base + MIPI_RX_ANA24_CSI); + } else { + writel(~1UL & readl(base + MIPI_RX_ANA00_CSI), + base + MIPI_RX_ANA00_CSI); + writel(~1UL & readl(base + MIPI_RX_ANA04_CSI), + base + MIPI_RX_ANA04_CSI); + writel(~1UL & readl(base + MIPI_RX_ANA08_CSI), + base + MIPI_RX_ANA08_CSI); + writel(~1UL & readl(base + MIPI_RX_ANA0C_CSI), + base + MIPI_RX_ANA0C_CSI); + writel(~1UL & readl(base + MIPI_RX_ANA10_CSI), + base + MIPI_RX_ANA10_CSI); + writel(~1UL & readl(base + MIPI_RX_ANA20_CSI), + base + MIPI_RX_ANA20_CSI); + writel(~1UL & readl(base + MIPI_RX_ANA24_CSI), + base + MIPI_RX_ANA24_CSI); + } +} + static int get_subdev_register(const struct soc_camera_device *icd, struct v4l2_dbg_register *reg) { @@ -796,6 +831,8 @@ static int mtk_mipicsi_pm_suspend(struct device *dev) for (i = 0; i < mipicsi->clk_num; ++i) clk_disable_unprepare(mipicsi->clk[i]); + mtk_mipicsi_ana_clk_enable(mipicsi->ana, false); + if (mipicsi->larb_pdev != NULL) mtk_smi_larb_put(mipicsi->larb_pdev); @@ -833,6 +870,8 @@ static int mtk_mipicsi_pm_resume(struct device *dev) return ret; } + mtk_mipicsi_ana_clk_enable(mipicsi->ana, true); + /* enable digtal clock */ for (i = 0; i < mipicsi->clk_num; ++i) (void)clk_prepare_enable(mipicsi->clk[i]); -- 2.18.0