Received: by 2002:a25:4158:0:0:0:0:0 with SMTP id o85csp3266952yba; Tue, 16 Apr 2019 08:00:32 -0700 (PDT) X-Google-Smtp-Source: APXvYqyesv/ONcDZwU7AkBZKazvBTrdFRae9+P7k6OdVyShsejtqVilNFcOKp1R4CN8fxLI9Pnar X-Received: by 2002:a17:902:4827:: with SMTP id s36mr83075200pld.296.1555426832655; Tue, 16 Apr 2019 08:00:32 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1555426832; cv=none; d=google.com; s=arc-20160816; b=Ko71exeMvkVNTE7u5k4tThQmKij2vPrFkgSWEh3zfV2GP0IZra9XgObrHLe+VI7pwP ZHbnPbE4sB4sALqHRgB+MjV6gMgty42otQWLwco6Uoc55gZu23qw3nOryvD+y+k5RuAA c86tmL4kMfg4pnaaNDdN7Kso9U6MkEz3K7KuHR1gIq5kN/P0kBQn0RwwKliXvp6mo/Hx UT8tl1WFhipSSx5WXLVbhNmYMsZXjJpjbUvV+BUxaMP9QCYKzlmPGOGyTNnhRt2nxqce m1wUfhmhsquQjanKAnnZHhlcClajCNlp4y0IUVs3ir+M7pmZr/5L19WQlhAhnIo/c9Pj Y3rg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:dkim-signature; bh=7iC3GIYKH/UQWDBYoSrrAmvhnN+Pb4p3UHEM1FZwyZY=; b=wnza49mFV+W4iY7gzrLuzxJoVCyVKTOaqtIYs5HF5V1zRH3vkqlhf4d/V81PTg6yop kv+xQ50XQzk7w/9LDbCefYVcxjftvjUvNAqTWjVzs1KxU1aV269QkbPp+ToVGL1pnA3q FwzdXLjzUgnMtfe0rWs7EyOcWlOHFCnCWn7l/TEEqHHFTQ3peac+1PsVkGzLT81MiE0Z gUb/Joh/Dx2tPdNeXpAtLvTZxKUKqvq9BmvbasMsjNk/llR8vmOkDMpSpWdAzASJ7dJj nNoZ3V3qjDiO0FNrjZwTcBcxq+ohG8kZ73VT/KXB4j/TUaMKyPISMNpSZzm/DrSaSnwD FnQQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@st.com header.s=STMicroelectronics header.b=Ul20SAHx; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id k10si43797136pgq.293.2019.04.16.08.00.16; Tue, 16 Apr 2019 08:00:32 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@st.com header.s=STMicroelectronics header.b=Ul20SAHx; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1729811AbfDPO7W (ORCPT + 99 others); Tue, 16 Apr 2019 10:59:22 -0400 Received: from mx08-00178001.pphosted.com ([91.207.212.93]:39062 "EHLO mx07-00178001.pphosted.com" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S1726605AbfDPO6v (ORCPT ); Tue, 16 Apr 2019 10:58:51 -0400 Received: from pps.filterd (m0046661.ppops.net [127.0.0.1]) by mx08-00178001.pphosted.com (8.16.0.27/8.16.0.27) with SMTP id x3GEqBNW004017; Tue, 16 Apr 2019 16:58:35 +0200 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=st.com; h=from : to : cc : subject : date : message-id : in-reply-to : references : mime-version : content-type; s=STMicroelectronics; bh=7iC3GIYKH/UQWDBYoSrrAmvhnN+Pb4p3UHEM1FZwyZY=; b=Ul20SAHxbEV67kq8fboZopQMLNmJ8ZH8vGzk7jbX8qUzDqn12yV/JpoWukjAgUhjPed3 KXABecS6qRuu8fPqGdZT/YqV1gfFsM1qqXG7QXE1exm4Ga0D7Si07mIJY8KR/lHbTosE Tda4C/+mSbCltwMyx7okA8Wqprl+H9mvaw3/bJArT3BL049vFdcj3XFokaeumnprZ135 yF6jMr1xR4bLbyQNjBvCbhr7GlwoRrguUylDIVOx3ljJ2vOUvQn5UMT5UfhEgv7pZmSf 1aGQ8GIcvW/sA6dMKuV4DRuMXMzhJEAu4S9qrYpR/kD3+LbQTVBiS8i71zvwy7wLXAx6 Kw== Received: from beta.dmz-eu.st.com (beta.dmz-eu.st.com [164.129.1.35]) by mx08-00178001.pphosted.com with ESMTP id 2ru6ngseaa-1 (version=TLSv1 cipher=ECDHE-RSA-AES256-SHA bits=256 verify=NOT); Tue, 16 Apr 2019 16:58:35 +0200 Received: from zeta.dmz-eu.st.com (zeta.dmz-eu.st.com [164.129.230.9]) by beta.dmz-eu.st.com (STMicroelectronics) with ESMTP id 03F0F3D; Tue, 16 Apr 2019 14:58:35 +0000 (GMT) Received: from Webmail-eu.st.com (Safex1hubcas22.st.com [10.75.90.92]) by zeta.dmz-eu.st.com (STMicroelectronics) with ESMTP id CD940269B; Tue, 16 Apr 2019 14:58:34 +0000 (GMT) Received: from SAFEX1HUBCAS23.st.com (10.75.90.47) by Safex1hubcas22.st.com (10.75.90.92) with Microsoft SMTP Server (TLS) id 14.3.361.1; Tue, 16 Apr 2019 16:58:34 +0200 Received: from localhost (10.201.23.25) by webmail-ga.st.com (10.75.90.48) with Microsoft SMTP Server (TLS) id 14.3.439.0; Tue, 16 Apr 2019 16:58:34 +0200 From: Fabien Dessenne To: Rob Herring , Mark Rutland , Maxime Coquelin , Alexandre Torgue , Ohad Ben-Cohen , Bjorn Andersson , , , , , CC: Fabien Dessenne , Loic Pallardy , Arnaud Pouliquen , "Ludovic Barre" , Benjamin Gaignard Subject: [PATCH v2 1/8] dt-bindings: stm32: add bindings for ML-AHB interconnect Date: Tue, 16 Apr 2019 16:58:12 +0200 Message-ID: <1555426699-5340-2-git-send-email-fabien.dessenne@st.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1555426699-5340-1-git-send-email-fabien.dessenne@st.com> References: <1555426699-5340-1-git-send-email-fabien.dessenne@st.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [10.201.23.25] X-Proofpoint-Virus-Version: vendor=fsecure engine=2.50.10434:,, definitions=2019-04-16_05:,, signatures=0 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Document the ML-AHB interconnect for stm32 SoCs. Signed-off-by: Fabien Dessenne --- .../devicetree/bindings/arm/stm32/mlahb.txt | 37 ++++++++++++++++++++++ 1 file changed, 37 insertions(+) create mode 100644 Documentation/devicetree/bindings/arm/stm32/mlahb.txt diff --git a/Documentation/devicetree/bindings/arm/stm32/mlahb.txt b/Documentation/devicetree/bindings/arm/stm32/mlahb.txt new file mode 100644 index 0000000..a36458a --- /dev/null +++ b/Documentation/devicetree/bindings/arm/stm32/mlahb.txt @@ -0,0 +1,37 @@ +ML-AHB interconnect bindings + +These bindings describe the STM32 SoCs ML-AHB interconnect bus which connects +a Cortex-M subsystem with dedicated memories. +The MCU SRAM and RETRAM memory parts can be accessed through different addresses +(see "RAM aliases" in [1]) using different buses (see [2]) : balancing the +Cortex-M firmware accesses among those ports allows to tune the system +performance. + +[1]: https://www.st.com/resource/en/reference_manual/dm00327659.pdf +[2]: https://wiki.st.com/stm32mpu/wiki/STM32MP15_RAM_mapping + +Required properties: +- compatible: should be "simple-bus" +- dma-ranges: describes memory addresses translation between the local CPU and + the remote Cortex-M processor. Each memory region, is declared with + 3 parameters: + - param 1: device base address (Cortex-M processor address) + - param 2: physical base address (local CPU address) + - param 3: size of the memory region. + +The Cortex-M remote processor accessed via the mlahb interconnect is described +by a child node. + +Example: +mlahb { + compatible = "simple-bus"; + #address-cells = <1>; + #size-cells = <1>; + dma-ranges = <0x00000000 0x38000000 0x10000>, + <0x10000000 0x10000000 0x60000>, + <0x30000000 0x30000000 0x60000>; + + m4_rproc: m4@0 { + ... + }; +}; -- 2.7.4