Received: by 2002:a25:4158:0:0:0:0:0 with SMTP id o85csp3320032yba; Tue, 23 Apr 2019 01:29:06 -0700 (PDT) X-Google-Smtp-Source: APXvYqzYVoC4Z4UqAF3qjBZcm/zBGBvM5mXtQE03Yzm5oKW595A4sOP+fKsfJzTMC0oUAN2/XQRM X-Received: by 2002:aa7:8c86:: with SMTP id p6mr25275212pfd.37.1556008146360; Tue, 23 Apr 2019 01:29:06 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1556008146; cv=none; d=google.com; s=arc-20160816; b=d1vMM3x86+n+2cQvQfM642TXFP5um4EaMop89AxeGbqGUCU+8cN8JgBgXcpdlWjXQi m/nv1/2aeGAi2FlfTaAy1MY1PZW81vCKEvRx/sUBvDEi7IMefb1WEq2xhOHwz2ZgUAX0 4owSP0L3oGlHJ6uQH+SNYCMzGwAsEfqUkqvWgY41praV6wEzzWFeMbFVfvSVlpzYHfHE 8PaL55tc2/gh25h/MUjTGfHC8oHuEpFB3GXCf4qC4/ts80Wa59wI43RfjR2W7hu55ziR RxIfF1KbIJKnDO/bJnSK/o1QkpC6DFHsY1BknQEXXt4Pd8xRdwIAhGj2ipMv/BwJ0Xn+ iKcw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:dkim-signature:mime-version:message-id :date:subject:cc:to:from; bh=xg3a8AcV41vMwKWJau5Vw54knQ21BjqYa5n6Qjnm1/g=; b=1E6Ps3uhSi30Z8Sny5/7iyj1nPWHg49EzJ/o/M7U61+bVWlZ5dXxZ0ZV0nBvnJiMp8 BpPGfK7IvrFav9BQ43ZFBlFnIH4KiBKMkhglW7UUk7AK6Da2PgMxOycVszcqPAPjK/uj tlWApEjOx+Ngh3CVKrfCtgHvgE+2eycCRvzHxXpqmEztdig3UxSqwf20Ss7ncIkRpYOl KaTq0n8+1khuaypw82wkv8Ynd4bQ+tZUPLXKn8NRyUR7ygZ4lxWZs/4BNFVbsgsgvo5t inat4jcfLCAk2Tx5yxicy6M11gnfKlzS3uSuFwm/2RM0IwB+FCKSeWv9Ogi8w/vh6gXt c6aw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b=nFjTYhwg; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id d1si4285425pgv.242.2019.04.23.01.28.49; Tue, 23 Apr 2019 01:29:06 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b=nFjTYhwg; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726676AbfDWI1r (ORCPT + 99 others); Tue, 23 Apr 2019 04:27:47 -0400 Received: from hqemgate16.nvidia.com ([216.228.121.65]:2593 "EHLO hqemgate16.nvidia.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725888AbfDWI1q (ORCPT ); Tue, 23 Apr 2019 04:27:46 -0400 Received: from hqpgpgate102.nvidia.com (Not Verified[216.228.121.13]) by hqemgate16.nvidia.com (using TLS: TLSv1.2, DES-CBC3-SHA) id ; Tue, 23 Apr 2019 01:27:41 -0700 Received: from hqmail.nvidia.com ([172.20.161.6]) by hqpgpgate102.nvidia.com (PGP Universal service); Tue, 23 Apr 2019 01:27:44 -0700 X-PGP-Universal: processed; by hqpgpgate102.nvidia.com on Tue, 23 Apr 2019 01:27:44 -0700 Received: from HQMAIL102.nvidia.com (172.18.146.10) by HQMAIL106.nvidia.com (172.18.146.12) with Microsoft SMTP Server (TLS) id 15.0.1473.3; Tue, 23 Apr 2019 08:27:39 +0000 Received: from HQMAIL106.nvidia.com (172.18.146.12) by HQMAIL102.nvidia.com (172.18.146.10) with Microsoft SMTP Server (TLS) id 15.0.1473.3; Tue, 23 Apr 2019 08:27:39 +0000 Received: from hqnvemgw02.nvidia.com (172.16.227.111) by HQMAIL106.nvidia.com (172.18.146.12) with Microsoft SMTP Server (TLS) id 15.0.1473.3 via Frontend Transport; Tue, 23 Apr 2019 08:27:39 +0000 Received: from vidyas-desktop.nvidia.com (Not Verified[10.24.37.38]) by hqnvemgw02.nvidia.com with Trustwave SEG (v7,5,8,10121) id ; Tue, 23 Apr 2019 01:27:39 -0700 From: Vidya Sagar To: , , , , , , , , , , CC: , , , , , , , , , Subject: [PATCH V4 00/16] Add Tegra194 PCIe support Date: Tue, 23 Apr 2019 13:57:14 +0530 Message-ID: <20190423082730.370-1-vidyas@nvidia.com> X-Mailer: git-send-email 2.17.1 X-NVConfidentiality: public MIME-Version: 1.0 Content-Type: text/plain DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=nvidia.com; s=n1; t=1556008061; bh=xg3a8AcV41vMwKWJau5Vw54knQ21BjqYa5n6Qjnm1/g=; h=X-PGP-Universal:From:To:CC:Subject:Date:Message-ID:X-Mailer: X-NVConfidentiality:MIME-Version:Content-Type; b=nFjTYhwg2l07J9I1NYRMCDOI4Mhuej4DWil6JHGI0vUWJxw7dPxf1Gjg25KrH2WDx Sg1tmbbue730OZGx9ruQtafI7joX9HxdBrSQ5iRJ/JKdvbjEHhdz0XcqNeIFnjDllV h5ie4ch23dLNRv/KCGMWpVUR5Vmq+Qapp0MbhRREtil0KjvoMei97yIrP3aPEdcndH 960Hvdd13e/2NvOvEWYkTBWxomIGH89zdx5OOBwuqIVggWOh2wFYYdX/lFC0GD4HkG HQ4MwCgs/klqFUvXo0/8FFkdzK0dWyHBZe7ZRqUZrsjp1qaFJPO+zvvi6byAHAAMt9 YkxMd8kDJ20rw== Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Tegra194 has six PCIe controllers based on Synopsys DesignWare core. There are two Universal PHY (UPHY) blocks with each supporting 12(HSIO: Hisg Speed IO) and 8(NVHS: NVIDIA High Speed) lanes respectively. Controllers:0~4 use UPHY lanes from HSIO brick whereas Controller:5 uses UPHY lanes from NVHS brick. Lane mapping in HSIO UPHY brick to each PCIe controller (0~4) is controlled in XBAR module by BPMP-FW. Since PCIe core has PIPE interface, a glue module called PIPE-to-UPHY (P2U) is used to connect each UPHY lane (applicable to both HSIO and NVHS UPHY bricks) to PCIe controller This patch series - Adds support for P2U PHY driver - Adds support for PCIe host controller - Adds device tree nodes each PCIe controllers - Enables nodes applicable to p2972-0000 platform - Adds helper APIs in Designware core driver to get capability regs offset - Adds defines for new feature registers of PCIe spec revision 4 - Makes changes in DesignWare core driver to get Tegra194 PCIe working Testing done on P2972-0000 platform - Able to get PCIe link up with on-board Marvel eSATA controller - Able to get PCIe link up with NVMe cards connected to M.2 Key-M slot - Able to do data transfers with both SATA drives and NVMe cards Note - Enabling x8 slot on P2972-0000 platform requires pinmux driver for Tegra194. It is being worked on currently and hence Controller:5 (i.e. x8 slot) is disabled in this patch series. A future patch series would enable this. - This series is based on top of the following series Jisheng's patches to add support to .remove() in Designware sub-system https://patchwork.kernel.org/project/linux-pci/list/?series=98559 (Jisheng's patches are now accepted and applied for v5.2) My patches made on top of Jisheng's patches to export various symbols https://patchwork.kernel.org/project/linux-pci/list/?series=101259 Changes since [v3]: * Rebased on top of linux-next top of the tree * Addressed Gustavo's comments and added his Ack for some of the changes. Changes since [v2]: * Addressed review comments from Thierry Changes since [v1]: * Addressed review comments from Bjorn, Thierry, Jonathan, Rob & Kishon * Added more patches in v2 series Vidya Sagar (16): PCI: Add #defines for some of PCIe spec r4.0 features PCI/PME: Export pcie_pme_disable_msi() & pcie_pme_no_msi() APIs PCI: Export pcie_bus_config symbol PCI: dwc: Perform dbi regs write lock towards the end PCI: dwc: Move config space capability search API PCI: dwc: Add ext config space capability search API dt-bindings: PCI: designware: Add binding for CDM register check PCI: dwc: Add support to enable CDM register check Documentation/devicetree: Add PCIe supports-clkreq property dt-bindings: PCI: tegra: Add device tree support for T194 dt-bindings: PHY: P2U: Add Tegra 194 P2U block arm64: tegra: Add P2U and PCIe controller nodes to Tegra194 DT arm64: tegra: Enable PCIe slots in P2972-0000 board phy: tegra: Add PCIe PIPE2UPHY support PCI: tegra: Add Tegra194 PCIe support arm64: Add Tegra194 PCIe driver to defconfig .../bindings/pci/designware-pcie.txt | 5 + .../bindings/pci/nvidia,tegra194-pcie.txt | 187 ++ Documentation/devicetree/bindings/pci/pci.txt | 5 + .../bindings/phy/phy-tegra194-p2u.txt | 28 + .../arm64/boot/dts/nvidia/tegra194-p2888.dtsi | 2 +- .../boot/dts/nvidia/tegra194-p2972-0000.dts | 41 + arch/arm64/boot/dts/nvidia/tegra194.dtsi | 449 +++++ arch/arm64/configs/defconfig | 1 + drivers/pci/controller/dwc/Kconfig | 11 + drivers/pci/controller/dwc/Makefile | 1 + .../pci/controller/dwc/pcie-designware-host.c | 3 - drivers/pci/controller/dwc/pcie-designware.c | 81 + drivers/pci/controller/dwc/pcie-designware.h | 12 + drivers/pci/controller/dwc/pcie-tegra194.c | 1760 +++++++++++++++++ drivers/pci/pci.c | 1 + drivers/pci/pcie/pme.c | 14 +- drivers/pci/pcie/portdrv.h | 16 +- drivers/phy/tegra/Kconfig | 7 + drivers/phy/tegra/Makefile | 1 + drivers/phy/tegra/pcie-p2u-tegra194.c | 120 ++ include/uapi/linux/pci_regs.h | 22 +- 21 files changed, 2748 insertions(+), 19 deletions(-) create mode 100644 Documentation/devicetree/bindings/pci/nvidia,tegra194-pcie.txt create mode 100644 Documentation/devicetree/bindings/phy/phy-tegra194-p2u.txt create mode 100644 drivers/pci/controller/dwc/pcie-tegra194.c create mode 100644 drivers/phy/tegra/pcie-p2u-tegra194.c -- 2.17.1