Received: by 2002:a25:4158:0:0:0:0:0 with SMTP id o85csp3320421yba; Tue, 23 Apr 2019 01:29:41 -0700 (PDT) X-Google-Smtp-Source: APXvYqxF15SuMjksAap2dgudA/blq+MDMAOWxGK9bQsio+CGxUTIwVBSOKuy4gbOKbI/Cenc+Cnk X-Received: by 2002:a63:d709:: with SMTP id d9mr23661164pgg.38.1556008181024; Tue, 23 Apr 2019 01:29:41 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1556008181; cv=none; d=google.com; s=arc-20160816; b=vDQ5yCM2BlYqVOIu2sSNtNEUWfHmfksnh0Efn6Aer73rQ2jLCMS/MpmuuckCsE+0WS dhmhxbMBISawBYKmWTqH8u+SiXb+tMXTO/F0Dxk1FPaL2PdsB9kMaCX1iwEg8nKP2i+G IVDDFJhvhLBJh8Rvh/VbvsmQiwm6WffxNpqHuHhn/Dug4gS9h58pY1VV5N9u2+OMmKEB n2ZwxWqQXOVKBKdBOymIwmidlPa2frbQha+UcS39CNTn+llIiTLRojUulZRR6A4oWhHi kTAiQiI1GLjn+Bx3RmVSfmyJvhSf1UcSpEG9pym58xixdP7rQmgDyDmd3aqRF9HKzDNi 23Vg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:dkim-signature:mime-version:references :in-reply-to:message-id:date:subject:cc:to:from; bh=KVElxKnY+pn1TE5FHBtkN0ZmcjQmHEyPBQbhjnXGwKw=; b=0TNSbEMGROwV1XkDlwYTEEqbNXKdnoXBbzSUW/qkwSHpNgyAUHm077yEQN9Y9fYPN5 cecgvnzkNlurEk5+tD8y8iraCDl0tcG3413M+WyaCyNF3FaK7O+NqWpOt0173ht8Otgx fE+SGtbSRpTHIGx/6vdzJXcLtUucs0Fa8ibLcUbIkofhrzTpdSgYPKTHwqJL5pyrVPqy Zq/o7Vl+oXjGw5MYKgUUgjwhaAOiy8F14j6k3cLgfAhC/3RH5JeNZEPpKT+5GSYCuVbE Sk1We9hfxqdTySajRutJdetF/YZgSVsYIvVhakSJvORiaMEux3mOLrPRgNrtzkfRx6xl 6rBQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b=mvGl3OdQ; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id d185si7887418pgc.590.2019.04.23.01.29.24; Tue, 23 Apr 2019 01:29:41 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b=mvGl3OdQ; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726866AbfDWI2J (ORCPT + 99 others); Tue, 23 Apr 2019 04:28:09 -0400 Received: from hqemgate16.nvidia.com ([216.228.121.65]:2633 "EHLO hqemgate16.nvidia.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726821AbfDWI2H (ORCPT ); Tue, 23 Apr 2019 04:28:07 -0400 Received: from hqpgpgate101.nvidia.com (Not Verified[216.228.121.13]) by hqemgate16.nvidia.com (using TLS: TLSv1.2, DES-CBC3-SHA) id ; Tue, 23 Apr 2019 01:28:03 -0700 Received: from hqmail.nvidia.com ([172.20.161.6]) by hqpgpgate101.nvidia.com (PGP Universal service); Tue, 23 Apr 2019 01:28:06 -0700 X-PGP-Universal: processed; by hqpgpgate101.nvidia.com on Tue, 23 Apr 2019 01:28:06 -0700 Received: from HQMAIL112.nvidia.com (172.18.146.18) by HQMAIL108.nvidia.com (172.18.146.13) with Microsoft SMTP Server (TLS) id 15.0.1473.3; Tue, 23 Apr 2019 08:28:06 +0000 Received: from HQMAIL104.nvidia.com (172.18.146.11) by HQMAIL112.nvidia.com (172.18.146.18) with Microsoft SMTP Server (TLS) id 15.0.1473.3; Tue, 23 Apr 2019 08:28:06 +0000 Received: from hqnvemgw02.nvidia.com (172.16.227.111) by HQMAIL104.nvidia.com (172.18.146.11) with Microsoft SMTP Server (TLS) id 15.0.1473.3 via Frontend Transport; Tue, 23 Apr 2019 08:28:06 +0000 Received: from vidyas-desktop.nvidia.com (Not Verified[10.24.37.38]) by hqnvemgw02.nvidia.com with Trustwave SEG (v7,5,8,10121) id ; Tue, 23 Apr 2019 01:28:05 -0700 From: Vidya Sagar To: , , , , , , , , , , CC: , , , , , , , , , Subject: [PATCH V4 04/16] PCI: dwc: Perform dbi regs write lock towards the end Date: Tue, 23 Apr 2019 13:57:18 +0530 Message-ID: <20190423082730.370-5-vidyas@nvidia.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20190423082730.370-1-vidyas@nvidia.com> References: <20190423082730.370-1-vidyas@nvidia.com> X-NVConfidentiality: public MIME-Version: 1.0 Content-Type: text/plain DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=nvidia.com; s=n1; t=1556008083; bh=KVElxKnY+pn1TE5FHBtkN0ZmcjQmHEyPBQbhjnXGwKw=; h=X-PGP-Universal:From:To:CC:Subject:Date:Message-ID:X-Mailer: In-Reply-To:References:X-NVConfidentiality:MIME-Version: Content-Type; b=mvGl3OdQiLLGXUs9+TLbNxpD2ftykBn3uU8KXiEhOBJ6XPjcz8FiQv/4CCuKo6F0W NprJzNj8yxJcMphHtnua+WY6zjJjeEpuiTSN7FRhd7s7TTPrWcGzM+xQPOYtOeetBc V8nyhnaF+o8HKphUiJ1jUN42EPyZzkGzQ2SLMsCQKlD3myFjSg9ZCguAmcc3Xk20tc VykbRdWxI8nf0oyGeRF2xVVnGb3AhAzK/XzJg9Rv38pQP3sXPj4/ctlr602Y23fRJ4 sXvn+gfhBrULTZlvRroNyB/7xtekhQBFgaCpHH5m86Mge+I0TQO2PYpYfIk3Shwub1 2fOYItc3daXVA== Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Remove multiple write enable and disable sequences of dbi registers as Tegra194 implements writes to BAR-0 register (offset: 0x10) controlled by DBI write-lock enable bit thereby not allowing any further writes to BAR-0 register in config space to take place. Hence disabling write permission only towards the end. Signed-off-by: Vidya Sagar --- Changes since [v3]: * None Changes since [v2]: * None Changes since [v1]: * None drivers/pci/controller/dwc/pcie-designware-host.c | 3 --- 1 file changed, 3 deletions(-) diff --git a/drivers/pci/controller/dwc/pcie-designware-host.c b/drivers/pci/controller/dwc/pcie-designware-host.c index 36fd3f5b48f6..e5e3571dd2fe 100644 --- a/drivers/pci/controller/dwc/pcie-designware-host.c +++ b/drivers/pci/controller/dwc/pcie-designware-host.c @@ -654,7 +654,6 @@ void dw_pcie_setup_rc(struct pcie_port *pp) val &= 0xffff00ff; val |= 0x00000100; dw_pcie_writel_dbi(pci, PCI_INTERRUPT_LINE, val); - dw_pcie_dbi_ro_wr_dis(pci); /* Setup bus numbers */ val = dw_pcie_readl_dbi(pci, PCI_PRIMARY_BUS); @@ -686,8 +685,6 @@ void dw_pcie_setup_rc(struct pcie_port *pp) dw_pcie_wr_own_conf(pp, PCI_BASE_ADDRESS_0, 4, 0); - /* Enable write permission for the DBI read-only register */ - dw_pcie_dbi_ro_wr_en(pci); /* Program correct class for RC */ dw_pcie_wr_own_conf(pp, PCI_CLASS_DEVICE, 2, PCI_CLASS_BRIDGE_PCI); /* Better disable write permission right after the update */ -- 2.17.1