Received: by 2002:a25:4158:0:0:0:0:0 with SMTP id o85csp3320928yba; Tue, 23 Apr 2019 01:30:20 -0700 (PDT) X-Google-Smtp-Source: APXvYqwvVAEui6AgQQHUkhkk2Rdy6EZCbM8xkYzaLoF9VotqL0LW121eBoNRtyLX95X//ZlTpt6y X-Received: by 2002:a62:1249:: with SMTP id a70mr25617686pfj.160.1556008220857; Tue, 23 Apr 2019 01:30:20 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1556008220; cv=none; d=google.com; s=arc-20160816; b=Ny+bbcpsVMvASY3AM1IbXgbLL+oNrh7smjnOjUW1P/qOhSiLfCOnGeV0BVkR/t08SV MHme30c/XDBPaxKIkxpZ3dER8rITTP3kf/rHPvIFrFEyIpUyMldE/tQZoxwgJuohsRaJ /Yk3I4KquDqUHdEP6nvq0gkG5DKRspYRFzo0yhKMyrf+DyAJblu0HCenVyNiROwCViO5 ySX2m+vLqzbK9xFYkDXJp5yFgutyYETnb90uEUq3KnYd6fOSD4YV/I25eT807r97JIie nNS1O3n8Pjsehlq4rbepo03uAou20qWEyuBlXoSKNIDcty43Ci7pAIvs51D1Z5YCzY24 9NMw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:dkim-signature:mime-version:references :in-reply-to:message-id:date:subject:cc:to:from; bh=pUc1fJRqMUa03aAVQRybNUeZjwwLlAm0x58deBCyr6U=; b=X8bKeBAx9z7de7TOyFibMchLCjZVu+V2sgUGWMykc5+8QjtwaOTj63UJH0MlbvgYXR uDO5rQ5geYFdtUfZ3BaaHdQLiZ8H3LNstcUafQrNO969KYnQ8cP8C66sns9D0ux0LrpR Hl0sQJEP9AjimYTmDbFKQmJQiCDPJXg1/fK6WQ8Cic/0mWMERwpG+rBu0PfV6z9g/qK+ jNYZl57evSrOgt6dmxlH1xuW1rkzqFyTCIGb/Hdzqlqf6+CDYK8otbgxURXLAQrjL2Ng RHZtlNgPXzfEvuj32HuUVb88epMLUQgtZYQyraQbtyhlRIjPvtVaIs+/MucuJce12vOL 0F2w== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b=ijr2xiiX; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 34si5591874pgt.306.2019.04.23.01.30.05; Tue, 23 Apr 2019 01:30:20 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b=ijr2xiiX; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726717AbfDWI1w (ORCPT + 99 others); Tue, 23 Apr 2019 04:27:52 -0400 Received: from hqemgate14.nvidia.com ([216.228.121.143]:3364 "EHLO hqemgate14.nvidia.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726643AbfDWI1r (ORCPT ); Tue, 23 Apr 2019 04:27:47 -0400 Received: from hqpgpgate102.nvidia.com (Not Verified[216.228.121.13]) by hqemgate14.nvidia.com (using TLS: TLSv1.2, DES-CBC3-SHA) id ; Tue, 23 Apr 2019 01:27:52 -0700 Received: from hqmail.nvidia.com ([172.20.161.6]) by hqpgpgate102.nvidia.com (PGP Universal service); Tue, 23 Apr 2019 01:27:46 -0700 X-PGP-Universal: processed; by hqpgpgate102.nvidia.com on Tue, 23 Apr 2019 01:27:46 -0700 Received: from HQMAIL105.nvidia.com (172.20.187.12) by HQMAIL106.nvidia.com (172.18.146.12) with Microsoft SMTP Server (TLS) id 15.0.1473.3; Tue, 23 Apr 2019 08:27:46 +0000 Received: from hqnvemgw02.nvidia.com (172.16.227.111) by HQMAIL105.nvidia.com (172.20.187.12) with Microsoft SMTP Server (TLS) id 15.0.1473.3 via Frontend Transport; Tue, 23 Apr 2019 08:27:46 +0000 Received: from vidyas-desktop.nvidia.com (Not Verified[10.24.37.38]) by hqnvemgw02.nvidia.com with Trustwave SEG (v7,5,8,10121) id ; Tue, 23 Apr 2019 01:27:46 -0700 From: Vidya Sagar To: , , , , , , , , , , CC: , , , , , , , , , Subject: [PATCH V4 01/16] PCI: Add #defines for some of PCIe spec r4.0 features Date: Tue, 23 Apr 2019 13:57:15 +0530 Message-ID: <20190423082730.370-2-vidyas@nvidia.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20190423082730.370-1-vidyas@nvidia.com> References: <20190423082730.370-1-vidyas@nvidia.com> X-NVConfidentiality: public MIME-Version: 1.0 Content-Type: text/plain DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=nvidia.com; s=n1; t=1556008072; bh=pUc1fJRqMUa03aAVQRybNUeZjwwLlAm0x58deBCyr6U=; h=X-PGP-Universal:From:To:CC:Subject:Date:Message-ID:X-Mailer: In-Reply-To:References:X-NVConfidentiality:MIME-Version: Content-Type; b=ijr2xiiXqWWiH8ZlSU/5+TfSsDIcMxznI5GQOwtrdF6Hgz4IL6yQ1bkoq9RfNsFKr myQcDFsTmbr5fvwL1FjGKbdCC2L4MfVuDbVpabYnFQD6WP5Svo51SRTyx1Gi12ABNH +HJ6fNElSkOUPA0fTpFiGt0sA9DZKaJgXFIUPkPpXUPJ3/T4P995f3CPM5nn/HMZtC Gr5AzPkITc9qInbKGH2bxTBYNJk1gPCgj+HDBsp2FRDQ7M30rtxaADoLf77cqHr3dz ugoth6LOkAsuGaYGqrl12fHnW3KL+yuxIwPYPWrLKZsIUjvAnARUqUHqHqtZJjVVrr mM2d0Dq5+lSOw== Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add #defines only for the Data Link Feature and Physical Layer 16.0 GT/s features. Signed-off-by: Vidya Sagar Reviewed-by: Thierry Reding --- Changes from [v3]: * None Changes from [v2]: * Updated commit message and description to explicitly mention that defines are added only for some of the features and not all. Changes from [v1]: * None include/uapi/linux/pci_regs.h | 22 +++++++++++++++++++++- 1 file changed, 21 insertions(+), 1 deletion(-) diff --git a/include/uapi/linux/pci_regs.h b/include/uapi/linux/pci_regs.h index f7d3e7831fa8..4da04b1faab3 100644 --- a/include/uapi/linux/pci_regs.h +++ b/include/uapi/linux/pci_regs.h @@ -703,7 +703,9 @@ #define PCI_EXT_CAP_ID_DPC 0x1D /* Downstream Port Containment */ #define PCI_EXT_CAP_ID_L1SS 0x1E /* L1 PM Substates */ #define PCI_EXT_CAP_ID_PTM 0x1F /* Precision Time Measurement */ -#define PCI_EXT_CAP_ID_MAX PCI_EXT_CAP_ID_PTM +#define PCI_EXT_CAP_ID_DLF 0x25 /* Data Link Feature */ +#define PCI_EXT_CAP_ID_PL 0x26 /* Physical Layer 16.0 GT/s */ +#define PCI_EXT_CAP_ID_MAX PCI_EXT_CAP_ID_PL #define PCI_EXT_CAP_DSN_SIZEOF 12 #define PCI_EXT_CAP_MCAST_ENDPOINT_SIZEOF 40 @@ -1043,4 +1045,22 @@ #define PCI_L1SS_CTL1_LTR_L12_TH_SCALE 0xe0000000 /* LTR_L1.2_THRESHOLD_Scale */ #define PCI_L1SS_CTL2 0x0c /* Control 2 Register */ +/* Data Link Feature */ +#define PCI_DLF_CAP 0x04 /* Capabilities Register */ +#define PCI_DLF_LOCAL_DLF_SUP_MASK 0x007fffff /* Local Data Link Feature Supported */ +#define PCI_DLF_EXCHANGE_ENABLE 0x80000000 /* Data Link Feature Exchange Enable */ +#define PCI_DLF_STS 0x08 /* Status Register */ +#define PCI_DLF_REMOTE_DLF_SUP_MASK 0x007fffff /* Remote Data Link Feature Supported */ +#define PCI_DLF_REMOTE_DLF_SUP_VALID 0x80000000 /* Remote Data Link Feature Support Valid */ + +/* Physical Layer 16.0 GT/s */ +#define PCI_PL_16GT_CAP 0x04 /* Capabilities Register */ +#define PCI_PL_16GT_CTRL 0x08 /* Control Register */ +#define PCI_PL_16GT_STS 0x0c /* Status Register */ +#define PCI_PL_16GT_LDPM_STS 0x10 /* Local Data Parity Mismatch Status Register */ +#define PCI_PL_16GT_FRDPM_STS 0x14 /* First Retimer Data Parity Mismatch Status Register */ +#define PCI_PL_16GT_SRDPM_STS 0x18 /* Second Retimer Data Parity Mismatch Status Register */ +#define PCI_PL_16GT_RSVD 0x1C /* Reserved */ +#define PCI_PL_16GT_LE_CTRL 0x20 /* Lane Equalization Control Register */ + #endif /* LINUX_PCI_REGS_H */ -- 2.17.1