Received: by 2002:a25:4158:0:0:0:0:0 with SMTP id o85csp4017805yba; Tue, 23 Apr 2019 13:36:13 -0700 (PDT) X-Google-Smtp-Source: APXvYqwpSmmmxUZnl61OVvfKHRjzwIho1ozLh4XAy/zeUmj6hVo33ZNeN4pyNw3Osg1DSbgBVluU X-Received: by 2002:a17:902:e101:: with SMTP id cc1mr28435014plb.129.1556051773728; Tue, 23 Apr 2019 13:36:13 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1556051773; cv=none; d=google.com; s=arc-20160816; b=oQ+CTO7RjWdDMvTOA3Pz5wupn1YKS7vlcKjBCS2sgurIFpubagmRKtFfTyD5fEZoyz M6ZV4KtAN+8OdfqLWD0kn5qJwTIxvDIjK1XxMDySE51l8go1SlCreqR/QqBVy3PueEIV C2O3F5cxZsrtruOyQ9QfM1uKVPvgkLJr22QqEySKXDekhqZ+GIWP+msk23B8Tzn5gMJS J4k5ueug6KlHL8o9CqaeQN2Ri4UAXxaeV6pUQML4MHmH0UxyjxIfzGuv7b/1TARdkAv0 jTeTZHUmFcRNi/7kNrlc6KA25orPkLPbXNBMDdmGLbWDUWg+hq0gjyd4Hq6m0pLZCzrV UAsg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:user-agent:in-reply-to :content-disposition:mime-version:references:message-id:subject:cc :to:from:date:dkim-signature; bh=70nwcYW/3dBcwpqrdDVfoYJpNHSK3qO0gbIc0dC+6E4=; b=e4V9XiQTtl0x00JQbiTl3NtOciXIhNmEqYVqgUkylhxuEN8+4pA+2BvmYmzNqOvDr1 Wly9HfyTeAW0sJ4AT/UzSQ/tbJlxPeX/GS2qUwBW54jOP5BmadUIyAPGLTKhBjao00wF QY2Jo4adfb9M2ZCqcWm07SQmQ/MCBefMhCC8o+pQeXtXysJb6All3ga6qY5eEJsx9KFp vQ0ixRiVglIjlVQd7onvYw2RJ4b1RgZtnzZ/bskLr/vE9HOcnldKdc5kjvdKiURzW673 UkqJaUQLZNHbXcd93BcjP4AZnwpnGdagEB8T7soTmCtOJM/ENVBP3UHIP/FmMCv4sD+7 U1Tg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=W2U50io9; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id b22si16727670pls.285.2019.04.23.13.35.57; Tue, 23 Apr 2019 13:36:13 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=W2U50io9; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727047AbfDWUfF (ORCPT + 99 others); Tue, 23 Apr 2019 16:35:05 -0400 Received: from mail.kernel.org ([198.145.29.99]:46746 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726029AbfDWUfE (ORCPT ); Tue, 23 Apr 2019 16:35:04 -0400 Received: from localhost (unknown [69.71.4.100]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id 828BC218B0; Tue, 23 Apr 2019 20:35:03 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1556051703; bh=duiLVSTGWAlDxELIUIHgMJeJDOPQakp/dato38su+Rg=; h=Date:From:To:Cc:Subject:References:In-Reply-To:From; b=W2U50io9ilBvZjbi1VVSr+4dui9nqxZPJcyQCcX/kQUSFze3/SHRZpFIjUXNB/n3h n0dJEzEljhdO+fzJioafhKjHGZnc8MFHtRL0YfSXYtipAns/yhvQTma4w0Ea5ZntQH ZpZikyK+TR20efByfGynONh4J+TR6JTVQAzfq3BI= Date: Tue, 23 Apr 2019 15:35:02 -0500 From: Bjorn Helgaas To: Vidya Sagar Cc: lorenzo.pieralisi@arm.com, robh+dt@kernel.org, mark.rutland@arm.com, thierry.reding@gmail.com, jonathanh@nvidia.com, kishon@ti.com, catalin.marinas@arm.com, will.deacon@arm.com, jingoohan1@gmail.com, gustavo.pimentel@synopsys.com, mperttunen@nvidia.com, linux-pci@vger.kernel.org, devicetree@vger.kernel.org, linux-tegra@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, kthota@nvidia.com, mmaddireddy@nvidia.com, sagar.tv@gmail.com Subject: Re: [PATCH V4 06/16] PCI: dwc: Add ext config space capability search API Message-ID: <20190423203502.GE14616@google.com> References: <20190423082730.370-1-vidyas@nvidia.com> <20190423082730.370-7-vidyas@nvidia.com> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <20190423082730.370-7-vidyas@nvidia.com> User-Agent: Mutt/1.10.1 (2018-07-13) Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Tue, Apr 23, 2019 at 01:57:20PM +0530, Vidya Sagar wrote: > Add extended configuration space capability search API using struct dw_pcie * > pointer > > Signed-off-by: Vidya Sagar > Acked-by: Gustavo Pimentel > --- > Changes from [v3]: > * None > > Changes from [v2]: > * None > > Changes from [v1]: > * This is a new patch in v2 series > > drivers/pci/controller/dwc/pcie-designware.c | 41 ++++++++++++++++++++ > drivers/pci/controller/dwc/pcie-designware.h | 1 + > 2 files changed, 42 insertions(+) > > diff --git a/drivers/pci/controller/dwc/pcie-designware.c b/drivers/pci/controller/dwc/pcie-designware.c > index 6a98135244d6..ecf5fe8842f6 100644 > --- a/drivers/pci/controller/dwc/pcie-designware.c > +++ b/drivers/pci/controller/dwc/pcie-designware.c > @@ -53,6 +53,47 @@ u8 dw_pcie_find_capability(struct dw_pcie *pci, u8 cap) > return __dw_pcie_find_next_cap(pci, next_cap_ptr, cap); > } > Please make sure there's a comment here about why pci_find_ext_capability() can't be used (a comment covering both this and pci_find_capability() is fine, if the reason is the same). > +static int dw_pcie_find_next_ext_capability(struct dw_pcie *pci, int start, > + int cap) > +{ > + u32 header; > + int ttl; > + int pos = PCI_CFG_SPACE_SIZE; > + > + /* minimum 8 bytes per capability */ > + ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8; > + > + if (start) > + pos = start; > + > + header = dw_pcie_readl_dbi(pci, pos); > + /* > + * If we have no capabilities, this is indicated by cap ID, > + * cap version and next pointer all being 0. > + */ > + if (header == 0) > + return 0; > + > + while (ttl-- > 0) { > + if (PCI_EXT_CAP_ID(header) == cap && pos != start) > + return pos; > + > + pos = PCI_EXT_CAP_NEXT(header); > + if (pos < PCI_CFG_SPACE_SIZE) > + break; > + > + header = dw_pcie_readl_dbi(pci, pos); > + } > + > + return 0; > +} > + > +int dw_pcie_find_ext_capability(struct dw_pcie *pci, int cap) > +{ > + return dw_pcie_find_next_ext_capability(pci, 0, cap); > +} > +EXPORT_SYMBOL_GPL(dw_pcie_find_ext_capability); > + > int dw_pcie_read(void __iomem *addr, int size, u32 *val) > { > if (!IS_ALIGNED((uintptr_t)addr, size)) { > diff --git a/drivers/pci/controller/dwc/pcie-designware.h b/drivers/pci/controller/dwc/pcie-designware.h > index 35160b4ce929..67307842e003 100644 > --- a/drivers/pci/controller/dwc/pcie-designware.h > +++ b/drivers/pci/controller/dwc/pcie-designware.h > @@ -249,6 +249,7 @@ struct dw_pcie { > container_of((endpoint), struct dw_pcie, ep) > > u8 dw_pcie_find_capability(struct dw_pcie *pci, u8 cap); > +int dw_pcie_find_ext_capability(struct dw_pcie *pci, int cap); > > int dw_pcie_read(void __iomem *addr, int size, u32 *val); > int dw_pcie_write(void __iomem *addr, int size, u32 val); > -- > 2.17.1 >