Received: by 2002:a25:4158:0:0:0:0:0 with SMTP id o85csp1365696yba; Fri, 26 Apr 2019 20:38:02 -0700 (PDT) X-Google-Smtp-Source: APXvYqzNf3JusQufBfJaIenes8BZKaAYJ8P9ySoSgo9UegMnHlkGSvZwEOQI3+57Z3JkKca3K5QK X-Received: by 2002:a63:5059:: with SMTP id q25mr40553940pgl.314.1556336282354; Fri, 26 Apr 2019 20:38:02 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1556336282; cv=none; d=google.com; s=arc-20160816; b=HRA0P43YAH/EEgZk+b4t79sYC0zybokgoGl7Ixg45SVGucSHlyib2fcvcL2o8nahyz tnWeCTznJ4Rc9ZcwMX3AYPBXF9eeTBwMGRnVyXa4GdiCtfSZ5O1A53CRAfv/Bf5eyqsL 1U+y74mz1yj+K83qEbEYF30cu3tDFFzgd2wW3FzdxbIg5jPj0tjH+gwXkFksPt4qXj7z bsKBRgM70cvrN1ykc/q+NMswkLYxd0pPF6PrCviDroGwL9W3koKzEqalTZESw/9Jj1XA DfnVA3Vzu3/ceEHw4E6SqrZoJDUEmuqccW851W2C+pH4zVXNAkTRLQMfEOCAkMiqiApq REkw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from; bh=Yfi6VVL/CSYXqlRWMxmXBtoV46JdzjTU/fXOThGioQQ=; b=uVk9p7177W+s+GTd4umLhdp1ANa6PP0nNhmZYYQ++NKOv0It7b8vomy33ajogsQfav B2FwAarcXkUuljKPfyCVCQeQR4OrY8Tm4/2G01bXzfIsS6XOppJ7uLPG6MGKAf3ophoW BYp/FtXAaR9yxF7uGa/nTOfSx3y8N61VwqAenYmAUsGmIqd4sadZwHVY0yjN4ys4n5UZ 2jTG5qgoYJpC3m/uCyv6Ijgtvu8g9it3YlExXyvlZ10RqPQQqrfXdCrz2dCGo1Xtl9YR GRnXYC0DTozTj6ePHAROzWO9Cz3bincHw4x5hDaOIyXWSe4JtrJpskPMZH/bVa7XaZF1 h5bQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id d125si25895551pgc.197.2019.04.26.20.37.47; Fri, 26 Apr 2019 20:38:02 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727450AbfD0Dgy (ORCPT + 99 others); Fri, 26 Apr 2019 23:36:54 -0400 Received: from mailgw02.mediatek.com ([210.61.82.184]:27878 "EHLO mailgw02.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1726861AbfD0Dgu (ORCPT ); Fri, 26 Apr 2019 23:36:50 -0400 X-UUID: 682f22a6fd544652902d6f331eb0c779-20190427 X-UUID: 682f22a6fd544652902d6f331eb0c779-20190427 Received: from mtkexhb01.mediatek.inc [(172.21.101.102)] by mailgw02.mediatek.com (envelope-from ) (mhqrelay.mediatek.com ESMTP with TLS) with ESMTP id 1841372120; Sat, 27 Apr 2019 11:36:46 +0800 Received: from mtkcas07.mediatek.inc (172.21.101.84) by mtkmbs08n1.mediatek.inc (172.21.101.55) with Microsoft SMTP Server (TLS) id 15.0.1395.4; Sat, 27 Apr 2019 11:36:44 +0800 Received: from localhost.localdomain (10.17.3.153) by mtkcas07.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1395.4 via Frontend Transport; Sat, 27 Apr 2019 11:36:43 +0800 From: Long Cheng To: Vinod Koul , Randy Dunlap , Rob Herring , Mark Rutland , Ryder Lee , Sean Wang , Nicolas Boichat , Matthias Brugger CC: Dan Williams , Greg Kroah-Hartman , Jiri Slaby , Sean Wang , , , , , , , , Yingjoe Chen , YT Shen , Zhenbao Liu , Long Cheng Subject: [PATCH 3/4] dt-bindings: dma: uart: rename binding Date: Sat, 27 Apr 2019 11:36:32 +0800 Message-ID: <1556336193-15198-4-git-send-email-long.cheng@mediatek.com> X-Mailer: git-send-email 1.7.9.5 In-Reply-To: <1556336193-15198-1-git-send-email-long.cheng@mediatek.com> References: <1556336193-15198-1-git-send-email-long.cheng@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The filename matches mtk-uart-apdma.c. So using "mtk-uart-apdma.txt" should be better. And add some property. Signed-off-by: Long Cheng --- .../devicetree/bindings/dma/8250_mtk_dma.txt | 33 ------------ .../devicetree/bindings/dma/mtk-uart-apdma.txt | 55 ++++++++++++++++++++ 2 files changed, 55 insertions(+), 33 deletions(-) delete mode 100644 Documentation/devicetree/bindings/dma/8250_mtk_dma.txt create mode 100644 Documentation/devicetree/bindings/dma/mtk-uart-apdma.txt diff --git a/Documentation/devicetree/bindings/dma/8250_mtk_dma.txt b/Documentation/devicetree/bindings/dma/8250_mtk_dma.txt deleted file mode 100644 index 3fe0961..0000000 --- a/Documentation/devicetree/bindings/dma/8250_mtk_dma.txt +++ /dev/null @@ -1,33 +0,0 @@ -* Mediatek UART APDMA Controller - -Required properties: -- compatible should contain: - * "mediatek,mt2712-uart-dma" for MT2712 compatible APDMA - * "mediatek,mt6577-uart-dma" for MT6577 and all of the above - -- reg: The base address of the APDMA register bank. - -- interrupts: A single interrupt specifier. - -- clocks : Must contain an entry for each entry in clock-names. - See ../clocks/clock-bindings.txt for details. -- clock-names: The APDMA clock for register accesses - -Examples: - - apdma: dma-controller@11000380 { - compatible = "mediatek,mt2712-uart-dma"; - reg = <0 0x11000380 0 0x400>; - interrupts = , - , - , - , - , - , - , - ; - clocks = <&pericfg CLK_PERI_AP_DMA>; - clock-names = "apdma"; - #dma-cells = <1>; - }; - diff --git a/Documentation/devicetree/bindings/dma/mtk-uart-apdma.txt b/Documentation/devicetree/bindings/dma/mtk-uart-apdma.txt new file mode 100644 index 0000000..e0424b3 --- /dev/null +++ b/Documentation/devicetree/bindings/dma/mtk-uart-apdma.txt @@ -0,0 +1,55 @@ +* Mediatek UART APDMA Controller + +Required properties: +- compatible should contain: + * "mediatek,mt2712-uart-dma" for MT2712 compatible APDMA + * "mediatek,mt6577-uart-dma" for MT6577 and all of the above + +- reg: The base address of the APDMA register bank. + +- interrupts: A single interrupt specifier. + One interrupt per dma-requests, or 8 if no dma-requests property is present + +- dma-requests: The number of DMA channels + +- clocks : Must contain an entry for each entry in clock-names. + See ../clocks/clock-bindings.txt for details. +- clock-names: The APDMA clock for register accesses + +- mediatek,dma-33bits: Present if the DMA requires support + +Examples: + + apdma: dma-controller@11000400 { + compatible = "mediatek,mt2712-uart-dma"; + reg = <0 0x11000400 0 0x80>, + <0 0x11000480 0 0x80>, + <0 0x11000500 0 0x80>, + <0 0x11000580 0 0x80>, + <0 0x11000600 0 0x80>, + <0 0x11000680 0 0x80>, + <0 0x11000700 0 0x80>, + <0 0x11000780 0 0x80>, + <0 0x11000800 0 0x80>, + <0 0x11000880 0 0x80>, + <0 0x11000900 0 0x80>, + <0 0x11000980 0 0x80>; + interrupts = , + , + , + , + , + , + , + , + , + , + , + ; + dma-requests = <12>; + clocks = <&pericfg CLK_PERI_AP_DMA>; + clock-names = "apdma"; + mediatek,dma-33bits; + #dma-cells = <1>; + }; + -- 1.7.9.5