Received: by 2002:a25:4158:0:0:0:0:0 with SMTP id o85csp4718528yba; Tue, 30 Apr 2019 03:16:51 -0700 (PDT) X-Google-Smtp-Source: APXvYqwuXG0sRMlAXqXFg8GwZhEs5+hmITSTm0JuzNqA9x6HQOHbzRrbgETPQHEODmRFP3FAw3wD X-Received: by 2002:a63:5c4c:: with SMTP id n12mr5583451pgm.111.1556619411062; Tue, 30 Apr 2019 03:16:51 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1556619411; cv=none; d=google.com; s=arc-20160816; b=oYGwGsqhTKSEtX4ceKE+3ROP6SId3RNKg5q1kX4UvFlMirwG1OOWancDx5sFG5cvkt BHk4c3JigpP6weTF2ZGsWeXA+jPjbJqb55mqTMd5DPep+LztGmLloeiEIvzJmR4i3Sq7 2aXAV/iDal+jTuHU7fzpEsAGFsqVGHCgWiuxO2MOSZjNuPdM51ywFb/p9G10xBK9qjhF fy+EtPk4hl0RPeVd1o3KY57HN7wa/apSQjE/POKzfP0mKKCtFyTqw6/X99clDR4AG/kb INndVpxYNRMkKrbyPFEyYxMRhfTRZr1Cuq6l+Vl/4OK9bfxWPs3wPyy9H8y2yYPbo1Wk L3bg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=ZmzSuBdyrhVR3/Wdb3rIwpy9UKQRFhfgmigTTy4P4Ms=; b=UhdPtx5/kgwDj4Wki9mw5aGibKfdN9Vxj+TYVSzAuUqDEt+5j8LsAI0Epi1f9CPZWT BqxWbd9omN4PQYrKC7AzlgDxIgSkcBU6TJSEBOuxeHION21hqVFe2+kW61Em1Rn+VU/K hGUUQElP2pcUsUN5uoYzgOP/IXWXkRpOSQV+SQduoDawmqXWXrvFJRW80YWqTZV5mKa1 JaQEoWRVOIuklr52aU9oqRLIggNKZ4+DLEQEpAMx45QV0hdP7Zm1rhaxgMXsupNfB6za yTvEPOFUWblwgiJtzbh3usCuHv9YUt1PBOt6DnEmBLbMWEmHEJUJYu4+wyvWbP2MTmD5 XZzA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b=Lgwz4Gmq; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 61si37005638plq.2.2019.04.30.03.16.34; Tue, 30 Apr 2019 03:16:51 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b=Lgwz4Gmq; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727504AbfD3KOH (ORCPT + 99 others); Tue, 30 Apr 2019 06:14:07 -0400 Received: from fllv0015.ext.ti.com ([198.47.19.141]:56762 "EHLO fllv0015.ext.ti.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727463AbfD3KOB (ORCPT ); Tue, 30 Apr 2019 06:14:01 -0400 Received: from lelv0266.itg.ti.com ([10.180.67.225]) by fllv0015.ext.ti.com (8.15.2/8.15.2) with ESMTP id x3UADgtx010159; Tue, 30 Apr 2019 05:13:42 -0500 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=ti.com; s=ti-com-17Q1; t=1556619222; bh=ZmzSuBdyrhVR3/Wdb3rIwpy9UKQRFhfgmigTTy4P4Ms=; h=From:To:CC:Subject:Date:In-Reply-To:References; b=Lgwz4GmqBxwCMHpJmyjiCULwJFXrc1UxBOuYKJ/6Z1M4SfqM7dgEmMIRX4EBx3XNT 0VZHtxP+xZdPcy9ydYxVfD0IfcQbAfPjnnTwL3464H7PrBx5wGPPnffZYqOllkzmj3 ZIwY8FpLIh753lMFUzkzUBnLVZTmvuFbtJOUHaZ4= Received: from DLEE103.ent.ti.com (dlee103.ent.ti.com [157.170.170.33]) by lelv0266.itg.ti.com (8.15.2/8.15.2) with ESMTPS id x3UADgxJ022127 (version=TLSv1.2 cipher=AES256-GCM-SHA384 bits=256 verify=FAIL); Tue, 30 Apr 2019 05:13:42 -0500 Received: from DLEE100.ent.ti.com (157.170.170.30) by DLEE103.ent.ti.com (157.170.170.33) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.1713.5; Tue, 30 Apr 2019 05:13:42 -0500 Received: from fllv0040.itg.ti.com (10.64.41.20) by DLEE100.ent.ti.com (157.170.170.30) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.1713.5 via Frontend Transport; Tue, 30 Apr 2019 05:13:42 -0500 Received: from uda0131933.india.ti.com (ileax41-snat.itg.ti.com [10.172.224.153]) by fllv0040.itg.ti.com (8.15.2/8.15.2) with ESMTP id x3UAD0YA085082; Tue, 30 Apr 2019 05:13:38 -0500 From: Lokesh Vutla To: Marc Zyngier , Santosh Shilimkar , Rob Herring , Nishanth Menon , , CC: Linux ARM Mailing List , , Tero Kristo , Sekhar Nori , Tony Lindgren , , Peter Ujfalusi , Grygorii Strashko , Lokesh Vutla , Device Tree Mailing List Subject: [PATCH v8 08/14] dt-bindings: irqchip: Introduce TISCI Interrupt router bindings Date: Tue, 30 Apr 2019 15:42:24 +0530 Message-ID: <20190430101230.21794-9-lokeshvutla@ti.com> X-Mailer: git-send-email 2.21.0 In-Reply-To: <20190430101230.21794-1-lokeshvutla@ti.com> References: <20190430101230.21794-1-lokeshvutla@ti.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Content-Type: text/plain X-EXCLAIMER-MD-CONFIG: e1e8a2fd-e40a-4ac6-ac9b-f7e9cc9ee180 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add the DT binding documentation for Interrupt router driver. Signed-off-by: Lokesh Vutla --- Changes since v7: - Changes interrupt cells to 2. .../interrupt-controller/ti,sci-intr.txt | 82 +++++++++++++++++++ MAINTAINERS | 1 + 2 files changed, 83 insertions(+) create mode 100644 Documentation/devicetree/bindings/interrupt-controller/ti,sci-intr.txt diff --git a/Documentation/devicetree/bindings/interrupt-controller/ti,sci-intr.txt b/Documentation/devicetree/bindings/interrupt-controller/ti,sci-intr.txt new file mode 100644 index 000000000000..1a8718f8855d --- /dev/null +++ b/Documentation/devicetree/bindings/interrupt-controller/ti,sci-intr.txt @@ -0,0 +1,82 @@ +Texas Instruments K3 Interrupt Router +===================================== + +The Interrupt Router (INTR) module provides a mechanism to mux M +interrupt inputs to N interrupt outputs, where all M inputs are selectable +to be driven per N output. An Interrupt Router can either handle edge triggered +or level triggered interrupts and that is fixed in hardware. + + Interrupt Router + +----------------------+ + | Inputs Outputs | + +-------+ | +------+ +-----+ | + | GPIO |----------->| | irq0 | | 0 | | Host IRQ + +-------+ | +------+ +-----+ | controller + | . . | +-------+ + +-------+ | . . |----->| IRQ | + | INTA |----------->| . . | +-------+ + +-------+ | . +-----+ | + | +------+ | N | | + | | irqM | +-----+ | + | +------+ | + | | + +----------------------+ + +There is one register per output (MUXCNTL_N) that controls the selection. +Configuration of these MUXCNTL_N registers is done by a system controller +(like the Device Memory and Security Controller on K3 AM654 SoC). System +controller will keep track of the used and unused registers within the Router. +Driver should request the system controller to get the range of GIC IRQs +assigned to the requesting hosts. It is the drivers responsibility to keep +track of Host IRQs. + +Communication between the host processor running an OS and the system +controller happens through a protocol called TI System Control Interface +(TISCI protocol). For more details refer: +Documentation/devicetree/bindings/arm/keystone/ti,sci.txt + +TISCI Interrupt Router Node: +---------------------------- +Required Properties: +- compatible: Must be "ti,sci-intr". +- ti,intr-trigger-type: Should be one of the following: + 1: If intr supports edge triggered interrupts. + 4: If intr supports level triggered interrupts. +- interrupt-controller: Identifies the node as an interrupt controller +- #interrupt-cells: Specifies the number of cells needed to encode an + interrupt source. The value should be 2. + First cell should contain the TISCI device ID of source + Second cell should contain the interrupt source offset + within the device. +- ti,sci: Phandle to TI-SCI compatible System controller node. +- ti,sci-dst-id: TISCI device ID of the destination IRQ controller. +- ti,sci-rm-range-girq: Array of TISCI subtype ids representing the host irqs + assigned to this interrupt router. Each subtype id + corresponds to a range of host irqs. + +For more details on TISCI IRQ resource management refer: +http://downloads.ti.com/tisci/esd/latest/2_tisci_msgs/rm/rm_irq.html + +Example: +-------- +The following example demonstrates both interrupt router node and the consumer +node(main gpio) on the AM654 SoC: + +main_intr: interrupt-controller0 { + compatible = "ti,sci-intr"; + ti,intr-trigger-type = <1>; + interrupt-controller; + interrupt-parent = <&gic500>; + #interrupt-cells = <2>; + ti,sci = <&dmsc>; + ti,sci-dst-id = <56>; + ti,sci-rm-range-girq = <0x1>; +}; + +main_gpio0: gpio@600000 { + ... + interrupt-parent = <&main_intr>; + interrupts = <57 256>, <57 257>, <57 258>, + <57 259>, <57 260>, <57 261>; + ... +}; diff --git a/MAINTAINERS b/MAINTAINERS index 5c38f21aee78..91b4dcfb47f4 100644 --- a/MAINTAINERS +++ b/MAINTAINERS @@ -15350,6 +15350,7 @@ F: Documentation/devicetree/bindings/reset/ti,sci-reset.txt F: Documentation/devicetree/bindings/clock/ti,sci-clk.txt F: drivers/clk/keystone/sci-clk.c F: drivers/reset/reset-ti-sci.c +F: Documentation/devicetree/bindings/interrupt-controller/ti,sci-intr.txt Texas Instruments ASoC drivers M: Peter Ujfalusi -- 2.21.0