Received: by 2002:a25:4158:0:0:0:0:0 with SMTP id o85csp4833861yba; Tue, 30 Apr 2019 05:14:46 -0700 (PDT) X-Google-Smtp-Source: APXvYqyJaiSDbcSBijh+ORREzH492t+mqo/PpjU88x1DiP+mbF/tEeZlFnGbYWdtNB0zggCVfGRJ X-Received: by 2002:a63:5b4d:: with SMTP id l13mr65206214pgm.160.1556626486353; Tue, 30 Apr 2019 05:14:46 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1556626486; cv=none; d=google.com; s=arc-20160816; b=v10e8oBhxoBoH/cwhsnVE7CKfNiwu+OYlPn8JZg98BVKs8LiW9NaVARN73IcwItG7c /rVzenTCJJFDu1CKbVbo3LZdslPG9+30K//x6tlZd7C76QX7anbl82KCMvVk72UnbhVq EU4MDaG/rqgzpUvhuonPHPkyoW/JBnTFFH5rMEgXcntS2jzM5G/aQpWb8gLL1Ewu0Ige ScCW1QAdNJtYXntHSkdDEigGCDiXkAf7BAl/pY2c/kKOla5cHGfuBIcVBpACgictLzZX hWR1ahhHm2SAXbvnPCHFHhoR8vCj5iOju2Ap2k6EPj2uH9f96/tRI1AeS6bXurVJX0Vu UQfA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from; bh=EwbH0wu7yVFr7SeO2lIFWazUW3MYZHpLSHBEq5dEjmo=; b=MQumcmoSWEsCkLIQqr7EhqrILejcN/LbooBhkVLwlM9M5na3gX8xJxzk31wGEMk9nr EM6er7SiYsFtEqKjRuVfDxIVHjLu4PTed80HqIPRHAdAvu95TT3ryX4pp/O1XW9TzJaV PptoZgFP7Ldmg9L8KqRfrTZBTzWLRgNY5r4F5l2LRBIZZg+mQMybV6zMpDs6t1hn/24M 7Sg68i4NstzDEdkzFPHYo9cD9pwKp1cQaQdPqxsZx4hBDjbx8TtsTHl13Bupq5hX8qbb G0G3/cwFL90JaWhWCvH1oZztmqfW8uCJ+vOC14W1aWXDMV8NNEJ6V4FkwP7h2zCoXw45 pPbA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id n17si12260247pgj.487.2019.04.30.05.14.30; Tue, 30 Apr 2019 05:14:46 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727659AbfD3MNG (ORCPT + 99 others); Tue, 30 Apr 2019 08:13:06 -0400 Received: from xavier.telenet-ops.be ([195.130.132.52]:35104 "EHLO xavier.telenet-ops.be" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727311AbfD3MNF (ORCPT ); Tue, 30 Apr 2019 08:13:05 -0400 Received: from ramsan ([84.194.111.163]) by xavier.telenet-ops.be with bizsmtp id 6cCz2000k3XaVaC01cCzoq; Tue, 30 Apr 2019 14:13:03 +0200 Received: from rox.of.borg ([192.168.97.57]) by ramsan with esmtp (Exim 4.90_1) (envelope-from ) id 1hLRd5-00086V-N4; Tue, 30 Apr 2019 14:12:59 +0200 Received: from geert by rox.of.borg with local (Exim 4.90_1) (envelope-from ) id 1hLRd5-0000zB-KS; Tue, 30 Apr 2019 14:12:59 +0200 From: Geert Uytterhoeven To: Thomas Gleixner , Jason Cooper , Marc Zyngier , Rob Herring , Mark Rutland , Simon Horman , Magnus Damm , Chris Brandt Cc: devicetree@vger.kernel.org, linux-renesas-soc@vger.kernel.org, linux-kernel@vger.kernel.org, Geert Uytterhoeven Subject: [PATCH v2 1/5] dt-bindings: interrupt-controller: Add Renesas RZ/A1 Interrupt Controller Date: Tue, 30 Apr 2019 14:12:50 +0200 Message-Id: <20190430121254.3737-2-geert+renesas@glider.be> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20190430121254.3737-1-geert+renesas@glider.be> References: <20190430121254.3737-1-geert+renesas@glider.be> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add DT bindings for the Renesas RZ/A1 Interrupt Controller. Signed-off-by: Geert Uytterhoeven --- v2: - Add "renesas,gic-spi-base", - Document RZ/A2M. --- .../renesas,rza1-irqc.txt | 30 +++++++++++++++++++ 1 file changed, 30 insertions(+) create mode 100644 Documentation/devicetree/bindings/interrupt-controller/renesas,rza1-irqc.txt diff --git a/Documentation/devicetree/bindings/interrupt-controller/renesas,rza1-irqc.txt b/Documentation/devicetree/bindings/interrupt-controller/renesas,rza1-irqc.txt new file mode 100644 index 0000000000000000..ea8ddb6955338ccd --- /dev/null +++ b/Documentation/devicetree/bindings/interrupt-controller/renesas,rza1-irqc.txt @@ -0,0 +1,30 @@ +DT bindings for the Renesas RZ/A1 Interrupt Controller + +The RZ/A1 Interrupt Controller is a front-end for the GIC found on Renesas +RZ/A1 and RZ/A2 SoCs: + - IRQ sense select for 8 external interrupts, 1:1-mapped to 8 GIC SPI + interrupts, + - NMI edge select. + +Required properties: + - compatible: Must be "renesas,-irqc", and "renesas,rza1-irqc" as + fallback. + Examples with soctypes are: + - "renesas,r7s72100-irqc" (RZ/A1H) + - "renesas,r7s9210-irqc" (RZ/A2M) + - #interrupt-cells: Must be 2 (an interrupt index and flags, as defined + in interrupts.txt in this directory) + - interrupt-controller: Marks the device as an interrupt controller + - reg: Base address and length of the memory resource used by the interrupt + controller + - renesas,gic-spi-base: Lowest GIC SPI interrupt number this block maps to. + +Example: + + irqc: interrupt-controller@fcfef800 { + compatible = "renesas,r7s72100-irqc", "renesas,rza1-irqc"; + #interrupt-cells = <2>; + interrupt-controller; + reg = <0xfcfef800 0x6>; + renesas,gic-spi-base = <0>; + }; -- 2.17.1