Received: by 2002:a25:4158:0:0:0:0:0 with SMTP id o85csp5003392yba; Tue, 30 Apr 2019 07:42:16 -0700 (PDT) X-Google-Smtp-Source: APXvYqylE1upZRQSEHpzUntpc1PkF3D51Xlp/Oz1UNWALTQVyHVSEnJa5dFMd2oKBIkL9rCmI1Vs X-Received: by 2002:a65:5343:: with SMTP id w3mr63252497pgr.232.1556635336257; Tue, 30 Apr 2019 07:42:16 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1556635336; cv=none; d=google.com; s=arc-20160816; b=efbKN1XhvS9MG0qHLkr84GkDCBJaNkCOgTepC/io4GmHU3gP0GdOQaZ6d5LkfvT7pu 5nJ1AY2Lzcl9kCdHsVOvxYhy6fdRag906V3Hq63E7JEaAC4i9lrRM5vQUeg4CulYWINa BsM0oNMBGcPaJ6MhshV2S/VJIw460zdR8TwjUC6H2l+qRnw4q2zwVKCEIzBqFWvBMB1V DJGkkN0OpFkvBnquzYa9q/tGeMmiJ/GKSevu+M0X3LC0BTFNDYCqARx2tZ2sm7EByGhV H7Kzp1t32/zhL9i2XYpbn1Ug150RcilOVHxzV2aZFnJJhyUaSbTqL1/BsuOpQS4nYra3 Op6g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:to:from; bh=AfyGVcsnqSJMYiUHIBQY1fVvByEiRamnujGIPW6qFek=; b=L+TX0ynaVDwiFJ8+aXLso1Q6NUtmHQTBI8b3HpjuG25tC1AT+7W84CJjgHSSj9tukG I0BUPwOKztOBq7kHBKCaxgQfrHKy2l/DZQcOWVLOtw+tVjF3SdDwScPT5zaQcijzsL5F P/YTHLs/NQMh+uuu6WuagLOBsAn6Al9QyZsJToSmsB49iNXdki1VLyv1ht83FFq/ai/b 7YiLYRkuwzgJmjoUNsjoN0fTOyFY+MMq5FbjS2O9NBgX3anOmyO7Xl432rZsRJ83X0kd 36gOY0H//ArDXAojOcF+nh5OTPdeHjwatblIuVXNtTMF1Cyj0WRz7sVgoLC1y5a/tol2 WkWA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id l10si35331650pgm.20.2019.04.30.07.41.59; Tue, 30 Apr 2019 07:42:16 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727635AbfD3OkT (ORCPT + 99 others); Tue, 30 Apr 2019 10:40:19 -0400 Received: from honk.sigxcpu.org ([24.134.29.49]:46681 "EHLO honk.sigxcpu.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726073AbfD3OkS (ORCPT ); Tue, 30 Apr 2019 10:40:18 -0400 Received: from localhost (localhost [127.0.0.1]) by honk.sigxcpu.org (Postfix) with ESMTP id 7FC6FFB05; Tue, 30 Apr 2019 16:40:14 +0200 (CEST) X-Virus-Scanned: Debian amavisd-new at honk.sigxcpu.org Received: from honk.sigxcpu.org ([127.0.0.1]) by localhost (honk.sigxcpu.org [127.0.0.1]) (amavisd-new, port 10024) with ESMTP id IniXqgjXMXa2; Tue, 30 Apr 2019 16:40:12 +0200 (CEST) Received: by bogon.sigxcpu.org (Postfix, from userid 1000) id 630A14027C; Tue, 30 Apr 2019 16:40:11 +0200 (CEST) From: =?UTF-8?q?Guido=20G=C3=BCnther?= To: Kishon Vijay Abraham I , Rob Herring , Mark Rutland , Shawn Guo , Sascha Hauer , Pengutronix Kernel Team , Fabio Estevam , NXP Linux Team , Thierry Reding , =?UTF-8?q?Andreas=20F=C3=A4rber?= , Martin Blumenstingl , Heiko Stuebner , Johan Hovold , Lucas Stach , Abel Vesa , Li Jun , linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, dri-devel@lists.freedesktop.org, Robert Chiras , Sam Ravnborg , Maxime Ripard Subject: [PATCH v9 1/2] dt-bindings: phy: Add documentation for mixel dphy Date: Tue, 30 Apr 2019 16:40:10 +0200 Message-Id: <528d957b8dddad219936013ee1684934f887ac92.1556633413.git.agx@sigxcpu.org> X-Mailer: git-send-email 2.20.1 In-Reply-To: References: MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add support for the MIXEL DPHY IP as found on NXP's i.MX8MQ SoCs. Signed-off-by: Guido Günther Reviewed-by: Sam Ravnborg Reviewed-by: Rob Herring --- .../bindings/phy/mixel,mipi-dsi-phy.txt | 29 +++++++++++++++++++ 1 file changed, 29 insertions(+) create mode 100644 Documentation/devicetree/bindings/phy/mixel,mipi-dsi-phy.txt diff --git a/Documentation/devicetree/bindings/phy/mixel,mipi-dsi-phy.txt b/Documentation/devicetree/bindings/phy/mixel,mipi-dsi-phy.txt new file mode 100644 index 000000000000..9b23407233c0 --- /dev/null +++ b/Documentation/devicetree/bindings/phy/mixel,mipi-dsi-phy.txt @@ -0,0 +1,29 @@ +Mixel DSI PHY for i.MX8 + +The Mixel MIPI-DSI PHY IP block is e.g. found on i.MX8 platforms (along the +MIPI-DSI IP from Northwest Logic). It represents the physical layer for the +electrical signals for DSI. + +Required properties: +- compatible: Must be: + - "fsl,imx8mq-mipi-dphy" +- clocks: Must contain an entry for each entry in clock-names. +- clock-names: Must contain the following entries: + - "phy_ref": phandle and specifier referring to the DPHY ref clock +- reg: the register range of the PHY controller +- #phy-cells: number of cells in PHY, as defined in + Documentation/devicetree/bindings/phy/phy-bindings.txt + this must be <0> + +Optional properties: +- power-domains: phandle to power domain + +Example: + dphy: dphy@30a0030 { + compatible = "fsl,imx8mq-mipi-dphy"; + clocks = <&clk IMX8MQ_CLK_DSI_PHY_REF>; + clock-names = "phy_ref"; + reg = <0x30a00300 0x100>; + power-domains = <&pd_mipi0>; + #phy-cells = <0>; + }; -- 2.20.1