Received: by 2002:a25:4158:0:0:0:0:0 with SMTP id o85csp6953216yba; Thu, 2 May 2019 01:12:59 -0700 (PDT) X-Google-Smtp-Source: APXvYqzchj7PoMcY6UwbHTlxu3UsoMUQv478x+XaWaY1HA0UYf/73pf4v6YGoAcoOvq7WG28IvoY X-Received: by 2002:a17:902:6b:: with SMTP id 98mr2303795pla.271.1556784779220; Thu, 02 May 2019 01:12:59 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1556784779; cv=none; d=google.com; s=arc-20160816; b=RnL5IgOvzcNlbl3/N7pVdHHlaGDO3zCe4YbMpp15aPMSfe83wme1920cCmnKN2rnTx EHWHdFppxg1aZkH6pGUvX8qbfkh9DXlaZUSGinrITuq6P5XCQm5ZsIUefuSoDm2X+CJ9 NdlwvH2rF4xslg8fFAFmPNHG9Y23y4ssxoO3oOimod9dolxg9rLbk2TC0BZAltA1nsBF AYs0O3iVWO6J9J9Oio1X0KnIQ1FejVKN6OHPznJ6M+9QRSIeBWl44ap8tr42rTIFeJrF ygc7hhqLCq676xdCrQXt2+RFM9wVsNtSL8fgXoXTgYYAbEA6yoW9eSofx80fxdj7qRLV 1Z7g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:dkim-signature; bh=qsRqvviEBACZshMNCC3W3q/ZdBJX0rfci2XIVx7jSmI=; b=Ub3q/64mRlq1xrsRgqiS9NKwUcuMOJimq0hz9Lqxs1V0j6xslv4gqH4xb5rwkoWpbB YrCS/rWkIRUN8TvH+b+cbyhQ8QtvjTqVEBlihGUev0ftpkbxJzZpY38MpMA4mvfwoggw ToZOaNz57PnfbaatJeV89h278NhWs1WOVOaYfCTvj3sDsRrVV9JWyl8X3mn6B6pBBkwb id3zHSADONwei8qm/kdhlFB8bqkjRHHHX2hD3QTSphfhRBkvPm6+mHJeh1yGTTvpeEYt itk3BwkVTTcKDI0G/+7yWh8ynhMhnA1sHHzKta42lV4yVNgE83lBHyBn/zpWzF/Mpy00 Evrw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@st.com header.s=STMicroelectronics header.b=gtqhfvIF; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id e1si41280446pgo.535.2019.05.02.01.12.43; Thu, 02 May 2019 01:12:59 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@st.com header.s=STMicroelectronics header.b=gtqhfvIF; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726690AbfEBILP (ORCPT + 99 others); Thu, 2 May 2019 04:11:15 -0400 Received: from mx08-00178001.pphosted.com ([91.207.212.93]:46814 "EHLO mx07-00178001.pphosted.com" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S1726378AbfEBIKi (ORCPT ); Thu, 2 May 2019 04:10:38 -0400 Received: from pps.filterd (m0046661.ppops.net [127.0.0.1]) by mx08-00178001.pphosted.com (8.16.0.27/8.16.0.27) with SMTP id x42860sX006127; Thu, 2 May 2019 10:10:19 +0200 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=st.com; h=from : to : cc : subject : date : message-id : in-reply-to : references : mime-version : content-type; s=STMicroelectronics; bh=qsRqvviEBACZshMNCC3W3q/ZdBJX0rfci2XIVx7jSmI=; b=gtqhfvIFelmsDDXXiKo+qWnGfPERQFXm5QUB+bxBUrKSZlqNZAJBbJaeivuxIDYFo/hG gmMFFBsI4fvBeanBlap4vbwGi/OU5xjvV3WYRf2v0c79YzdShdQgOH6Lr48RWKNcIVKP Ja/lE4wan/zEDCkeMglLfZCxd6EZJwbOSJj1NQqO6PJZVlsG87CbEFvJp8sdCBs4RijF pLiioChEh1TST6BKJ2BzRUoYcI2CEoopfieKB6Phy6YybWp/joJM3bT8XInc5hNyqmWh arPegyuncEohWfkCDILU1pwXpKO273nVIvnM608O/cTF4H/bxUmjabNBzS5x29OVqAS4 Uw== Received: from beta.dmz-eu.st.com (beta.dmz-eu.st.com [164.129.1.35]) by mx08-00178001.pphosted.com with ESMTP id 2s6xgcq494-1 (version=TLSv1 cipher=ECDHE-RSA-AES256-SHA bits=256 verify=NOT); Thu, 02 May 2019 10:10:18 +0200 Received: from zeta.dmz-eu.st.com (zeta.dmz-eu.st.com [164.129.230.9]) by beta.dmz-eu.st.com (STMicroelectronics) with ESMTP id 046A831; Thu, 2 May 2019 08:10:17 +0000 (GMT) Received: from Webmail-eu.st.com (Safex1hubcas22.st.com [10.75.90.92]) by zeta.dmz-eu.st.com (STMicroelectronics) with ESMTP id D060BEDE; Thu, 2 May 2019 08:10:17 +0000 (GMT) Received: from SAFEX1HUBCAS21.st.com (10.75.90.45) by Safex1hubcas22.st.com (10.75.90.92) with Microsoft SMTP Server (TLS) id 14.3.361.1; Thu, 2 May 2019 10:10:17 +0200 Received: from localhost (10.129.4.86) by Webmail-ga.st.com (10.75.90.48) with Microsoft SMTP Server (TLS) id 14.3.361.1; Thu, 2 May 2019 10:10:17 +0200 From: Fabien Dessenne To: Rob Herring , Mark Rutland , Maxime Coquelin , Alexandre Torgue , Ohad Ben-Cohen , Bjorn Andersson , , , , , CC: Fabien Dessenne , Loic Pallardy , Arnaud Pouliquen , "Ludovic Barre" , Benjamin Gaignard Subject: [PATCH v3 1/8] dt-bindings: stm32: add bindings for ML-AHB interconnect Date: Thu, 2 May 2019 10:09:59 +0200 Message-ID: <1556784606-3016-2-git-send-email-fabien.dessenne@st.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1556784606-3016-1-git-send-email-fabien.dessenne@st.com> References: <1556784606-3016-1-git-send-email-fabien.dessenne@st.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [10.129.4.86] X-Proofpoint-Virus-Version: vendor=fsecure engine=2.50.10434:,, definitions=2019-05-02_03:,, signatures=0 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Document the ML-AHB interconnect for stm32 SoCs. Signed-off-by: Fabien Dessenne --- .../devicetree/bindings/arm/stm32/mlahb.txt | 37 ++++++++++++++++++++++ 1 file changed, 37 insertions(+) create mode 100644 Documentation/devicetree/bindings/arm/stm32/mlahb.txt diff --git a/Documentation/devicetree/bindings/arm/stm32/mlahb.txt b/Documentation/devicetree/bindings/arm/stm32/mlahb.txt new file mode 100644 index 0000000..3f5b779 --- /dev/null +++ b/Documentation/devicetree/bindings/arm/stm32/mlahb.txt @@ -0,0 +1,37 @@ +ML-AHB interconnect bindings + +These bindings describe the STM32 SoCs ML-AHB interconnect bus which connects +a Cortex-M subsystem with dedicated memories. +The MCU SRAM and RETRAM memory parts can be accessed through different addresses +(see "RAM aliases" in [1]) using different buses (see [2]) : balancing the +Cortex-M firmware accesses among those ports allows to tune the system +performance. + +[1]: https://www.st.com/resource/en/reference_manual/dm00327659.pdf +[2]: https://wiki.st.com/stm32mpu/wiki/STM32MP15_RAM_mapping + +Required properties: +- compatible: should be "simple-bus" +- dma-ranges: describes memory addresses translation between the local CPU and + the remote Cortex-M processor. Each memory region, is declared with + 3 parameters: + - param 1: device base address (Cortex-M processor address) + - param 2: physical base address (local CPU address) + - param 3: size of the memory region. + +The Cortex-M remote processor accessed via the mlahb interconnect is described +by a child node. + +Example: +mlahb { + compatible = "simple-bus"; + #address-cells = <1>; + #size-cells = <1>; + dma-ranges = <0x00000000 0x38000000 0x10000>, + <0x10000000 0x10000000 0x60000>, + <0x30000000 0x30000000 0x60000>; + + m4_rproc: m4@38000000 { + ... + }; +}; -- 2.7.4