Received: by 2002:a25:4158:0:0:0:0:0 with SMTP id o85csp1338961yba; Sun, 5 May 2019 04:18:13 -0700 (PDT) X-Google-Smtp-Source: APXvYqyaH2Wc//C6x0BhG56jGBoXuhBUmJXs1YxOONcVHxVrVF8wijBQjXH0EzAG6uyfpsDxA6X5 X-Received: by 2002:a65:42cd:: with SMTP id l13mr24348254pgp.351.1557055093904; Sun, 05 May 2019 04:18:13 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1557055093; cv=none; d=google.com; s=arc-20160816; b=NGchql7J4QjfqrRBWAkSsKu+KVI8tp8aGjnPcb4IQMxNKWYs9LtwisesM8wPWL2MJO yn4fu6aCGFuYHsWpTGvWi99Xaas03A8T/bbPE+mXqrc0uq9nd7GfkJxdk01nRSWqbOu3 myFtpWIbv3tEyjpaA3rS/VjcqmdN5tX7DYVKlyIFuQg6v0Uh1TJ3yXo255APpyk3Rrtf QOdk+h9O8XTZOitnrCGw4Rq4hrSlpSpXLZGucBlGAPWwWlTwXxJlzUM4W6wK3PPQDe73 +Yr4I37/9f6xikfr2F4Gb3cymDFBP9vPjls95jdXjVnCCvGbssl2SkWJdxbl8ONk8Kid mQzw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=inG7GKbJdgbuLnWGgz9FThcciLT4s+tviNy9iPXxfL8=; b=amwFyO3qtIplR+9uohVxV92JOAVFSgVRMb6l6awztz0fP31HU4ryM8Hmk9TPJTntWR luF8eOU5HZfmWTKfdwh4WlfC9LS7Xod5RKi/Nz/d2HoOD4enWdVAbWT+M/2BA1T22Cim 75diK1D70LonuojxnunCHnke1YEgILSm3VUc6EC+QioL9EYVP1MTJoLQyovQJtkgvli7 HRrpPMJHjIyEWRkzwMhj283MiJv0iTguxPgJ8eJNtqthwaGDRvHm17Q8qQzklYWMSKzH IUpast3+KRP0kxkyy9UkDPfw9jGPVzA/UxgOXE/o3TPconxkmKN38laeXo5WXY57V4+8 QaBQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id a1si10107768pff.258.2019.05.05.04.17.58; Sun, 05 May 2019 04:18:13 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727758AbfEELFg (ORCPT + 99 others); Sun, 5 May 2019 07:05:36 -0400 Received: from mailgw02.mediatek.com ([1.203.163.81]:5605 "EHLO mailgw02.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1727404AbfEELFf (ORCPT ); Sun, 5 May 2019 07:05:35 -0400 X-UUID: 50de33d18ed242f0b4ed2b3803ffa4bc-20190505 X-UUID: 50de33d18ed242f0b4ed2b3803ffa4bc-20190505 Received: from mtkcas36.mediatek.inc [(172.27.4.253)] by mailgw02.mediatek.com (envelope-from ) (mailgw01.mediatek.com ESMTP with TLS) with ESMTP id 276273827; Sun, 05 May 2019 19:05:27 +0800 Received: from MTKCAS32.mediatek.inc (172.27.4.184) by MTKMBS33DR.mediatek.inc (172.27.6.106) with Microsoft SMTP Server (TLS) id 15.0.1395.4; Sun, 5 May 2019 19:05:25 +0800 Received: from mszsdclx1018.gcn.mediatek.inc (172.27.4.253) by MTKCAS32.mediatek.inc (172.27.4.170) with Microsoft SMTP Server id 15.0.1395.4 via Frontend Transport; Sun, 5 May 2019 19:05:24 +0800 From: Jitao Shi To: Rob Herring , Pawel Moll , Mark Rutland , Ian Campbell , Kumar Gala , , David Airlie , Matthias Brugger CC: Jitao Shi , Thierry Reding , Ajay Kumar , Inki Dae , Rahul Sharma , Sean Paul , Vincent Palatin , Andy Yan , Philipp Zabel , Russell King , , , , , , , Sascha Hauer , , , , , , Subject: [PATCH 1/2] arm64: dts: mt8183: add dsi node Date: Sun, 5 May 2019 19:05:16 +0800 Message-ID: <20190505110517.965-2-jitao.shi@mediatek.com> X-Mailer: git-send-email 2.21.0 In-Reply-To: <20190505110517.965-1-jitao.shi@mediatek.com> References: <20190505110517.965-1-jitao.shi@mediatek.com> MIME-Version: 1.0 Content-Transfer-Encoding: 7BIT Content-Type: text/plain; charset=US-ASCII X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add dsi and mipitx nodes to the mt8183 Signed-off-by: Jitao Shi --- arch/arm64/boot/dts/mediatek/mt8183.dtsi | 24 ++++++++++++++++++++++++ 1 file changed, 24 insertions(+) diff --git a/arch/arm64/boot/dts/mediatek/mt8183.dtsi b/arch/arm64/boot/dts/mediatek/mt8183.dtsi index b36e37fcdfe3..84f465fa4fac 100644 --- a/arch/arm64/boot/dts/mediatek/mt8183.dtsi +++ b/arch/arm64/boot/dts/mediatek/mt8183.dtsi @@ -353,6 +353,16 @@ status = "disabled"; }; + mipi_tx0: mipi-dphy@11e50000 { + compatible = "mediatek,mt8183-mipi-tx"; + reg = <0 0x11e50000 0 0x1000>; + clocks = <&apmixedsys CLK_APMIXED_MIPID0_26M>; + clock-names = "ref_clk"; + #clock-cells = <0>; + #phy-cells = <0>; + clock-output-names = "mipi_tx0_pll"; + }; + mfgcfg: syscon@13000000 { compatible = "mediatek,mt8183-mfgcfg", "syscon"; reg = <0 0x13000000 0 0x1000>; @@ -365,6 +375,20 @@ #clock-cells = <1>; }; + dsi0: dsi@14014000 { + compatible = "mediatek,mt8183-dsi"; + reg = <0 0x14014000 0 0x1000>; + interrupts = ; + power-domains = <&scpsys MT8183_POWER_DOMAIN_DISP>; + mediatek,syscon-dsi = <&mmsys 0x140>; + clocks = <&mmsys CLK_MM_DSI0_MM>, + <&mmsys CLK_MM_DSI0_IF>, + <&mipi_tx0>; + clock-names = "engine", "digital", "hs"; + phys = <&mipi_tx0>; + phy-names = "dphy"; + }; + smi_common: smi@14019000 { compatible = "mediatek,mt8183-smi-common", "syscon"; reg = <0 0x14019000 0 0x1000>; -- 2.21.0