Received: by 2002:a25:4158:0:0:0:0:0 with SMTP id o85csp4043411yba; Sun, 12 May 2019 03:51:23 -0700 (PDT) X-Google-Smtp-Source: APXvYqzJD6Vnt5LIEl+Sp92UQNUiUbZRUimMi3x2kDGKzdSUF7shqPV8AaYJA9hRZSbq5T+MRdoM X-Received: by 2002:a62:e303:: with SMTP id g3mr26725426pfh.220.1557658283208; Sun, 12 May 2019 03:51:23 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1557658283; cv=none; d=google.com; s=arc-20160816; b=G5J1KskyLxpyWSGdFIbAp3razBFfnee3eS0d7DaXA3YQRN2wDkAYIWBw8ZVZ8RyzW/ 5mNV3qTsDOW+x2DI4WKHRndfNmLSI0EmaoiTJIrx1N9tPsol1dXlub6U60CgvAWd1z/y 3zx2wt5cfAjykkbx5IJYSR+/qVAVP1+FvqUzKZudJUrcLvP/BLomYJR+s0EZitiIou8k WBpp3KqtWMz7yKKPMpEdKvSRM3d3Ec5L/xuIyLeBvyHxp9ZNrKDXS5cwDiqa8jgxROGP LbZ4uBNoNt4DDK4cO8M5Rs3TH3JPB9HDD6NcI+DBwlYkN+/vAkyeuWjNfGbQzaP4u/z0 kiJA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:to:from; bh=7ZXB5iDdBlz87+QKcq6ziyIbqp5D1e1T9Wp19a07aw4=; b=SGNiRBo+vpCBMBNJSkiAz1pDTCjQkIh5IjilQ+TgUL3qdcuATb8wC3D23PWK+2Xs5q GZCGn16qwOmOnrrYAG+7HWZLnbLCNqmwFkWW182yj1M+xFIOzEb+n/yV8OiY4qaAAbUX JbmrCIPQCc5t6F1XTVtj0QBhnIEbFcGjkmWIFvAvBS2NkIKPgOSxUD0LGZdL6uiJMtfo 9DzUJybuFBxhxBFLFil+lTt4p3ya+95JfsDs8DN13/WvmNuBqJf8nAoscoK+fNdp8eVF 0Fihds3414KNIOH/Dju3OVHHfGpdq3qaeZbfLvpaM0HYNpUquEy3oVHiudT0JVq8OrG/ i0gw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id p13si14332434pgh.417.2019.05.12.03.51.07; Sun, 12 May 2019 03:51:23 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726651AbfELKtD (ORCPT + 99 others); Sun, 12 May 2019 06:49:03 -0400 Received: from honk.sigxcpu.org ([24.134.29.49]:54125 "EHLO honk.sigxcpu.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725934AbfELKtC (ORCPT ); Sun, 12 May 2019 06:49:02 -0400 Received: from localhost (localhost [127.0.0.1]) by honk.sigxcpu.org (Postfix) with ESMTP id D13C2FB05; Sun, 12 May 2019 12:48:54 +0200 (CEST) X-Virus-Scanned: Debian amavisd-new at honk.sigxcpu.org Received: from honk.sigxcpu.org ([127.0.0.1]) by localhost (honk.sigxcpu.org [127.0.0.1]) (amavisd-new, port 10024) with ESMTP id exSV5RRusFEc; Sun, 12 May 2019 12:48:52 +0200 (CEST) Received: by bogon.sigxcpu.org (Postfix, from userid 1000) id 8DB6547B79; Sun, 12 May 2019 12:48:51 +0200 (CEST) From: =?UTF-8?q?Guido=20G=C3=BCnther?= To: Kishon Vijay Abraham I , Rob Herring , Mark Rutland , Shawn Guo , Sascha Hauer , Pengutronix Kernel Team , Fabio Estevam , NXP Linux Team , Thierry Reding , =?UTF-8?q?Andreas=20F=C3=A4rber?= , Martin Blumenstingl , Heiko Stuebner , Johan Hovold , Lucas Stach , Abel Vesa , Li Jun , linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, dri-devel@lists.freedesktop.org, Robert Chiras , Sam Ravnborg , Maxime Ripard Subject: [PATCH v11 1/2] dt-bindings: phy: Add documentation for mixel dphy Date: Sun, 12 May 2019 12:48:50 +0200 Message-Id: X-Mailer: git-send-email 2.20.1 In-Reply-To: References: MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add support for the MIXEL DPHY IP as found on NXP's i.MX8MQ SoCs. Signed-off-by: Guido Günther Reviewed-by: Sam Ravnborg Reviewed-by: Rob Herring Reviewed-by: Fabio Estevam --- .../bindings/phy/mixel,mipi-dsi-phy.txt | 29 +++++++++++++++++++ 1 file changed, 29 insertions(+) create mode 100644 Documentation/devicetree/bindings/phy/mixel,mipi-dsi-phy.txt diff --git a/Documentation/devicetree/bindings/phy/mixel,mipi-dsi-phy.txt b/Documentation/devicetree/bindings/phy/mixel,mipi-dsi-phy.txt new file mode 100644 index 000000000000..9b23407233c0 --- /dev/null +++ b/Documentation/devicetree/bindings/phy/mixel,mipi-dsi-phy.txt @@ -0,0 +1,29 @@ +Mixel DSI PHY for i.MX8 + +The Mixel MIPI-DSI PHY IP block is e.g. found on i.MX8 platforms (along the +MIPI-DSI IP from Northwest Logic). It represents the physical layer for the +electrical signals for DSI. + +Required properties: +- compatible: Must be: + - "fsl,imx8mq-mipi-dphy" +- clocks: Must contain an entry for each entry in clock-names. +- clock-names: Must contain the following entries: + - "phy_ref": phandle and specifier referring to the DPHY ref clock +- reg: the register range of the PHY controller +- #phy-cells: number of cells in PHY, as defined in + Documentation/devicetree/bindings/phy/phy-bindings.txt + this must be <0> + +Optional properties: +- power-domains: phandle to power domain + +Example: + dphy: dphy@30a0030 { + compatible = "fsl,imx8mq-mipi-dphy"; + clocks = <&clk IMX8MQ_CLK_DSI_PHY_REF>; + clock-names = "phy_ref"; + reg = <0x30a00300 0x100>; + power-domains = <&pd_mipi0>; + #phy-cells = <0>; + }; -- 2.20.1