Received: by 2002:a25:4158:0:0:0:0:0 with SMTP id o85csp6101383yba; Tue, 14 May 2019 01:31:26 -0700 (PDT) X-Google-Smtp-Source: APXvYqw8WsIQ5IEzb15WmoiIfOkKqdCUmPSKyd6CtJ5LssBM6UpHIvap43MKMjjywTU6Q1fxV5uM X-Received: by 2002:a17:902:7e4f:: with SMTP id a15mr36760261pln.205.1557822686090; Tue, 14 May 2019 01:31:26 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1557822686; cv=none; d=google.com; s=arc-20160816; b=FPi5NkRmBfIo0DVVVR5DKonZc2vMMkTgHZNvJZnDLk8PCLCjY25sox2haCFdNdW5Xp 61qK9SCGB9BVfJEKHV6YygrbLjDag4WyxGgHuczzUIZvwfFl3tFuhk8GYhvkYYVYqLeE oLR9Dd9yR/x3nzwVzPKtfT2TOjCVCPsjz3sWOJHfGPriMKrDgB1YUL9EzV7sV2Hfywbm TjlR17PeMlNjbdCAKu94eoT/q2bGyqbg+ZrULBsFQaS9thFiMpVSLIty7YPeRFbtrpaf TQK7EGwxw0HYC2DvVMmolGMJ/cUuVUKGh4vg8IcEHJuOpJ9/hDWsflO+GCtmj0a3fEL0 jLMQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:dkim-signature; bh=ug1rZBb4tp1QfVGX2K2LUauv8v7kBPMYnK+aqeqOCBA=; b=JWOeQHKAbJoe/GgJXEvpFEmtKH5D5RnhJwhtz2WG5TMEmu4vDDixktzcUMGwzeerfj +N2goJ/+ZlFIxIasA5wqCuL8NIStl4835ABUeke+F6OglvI+oXxVh7IszTkP3X8PGAbQ YwOaasHN1rpa7YUtWltNyetrq5iubZl6Rd87z13kg/hXNC+fQf/tr5unGr6nDOBboeG1 HNCdvcCYY3HsK2Ae7E0HNXPwyv/+eFS6/Y5//OmfATwO3mvhhRphkSaU04VHNaQvSTnX TI9A/X0L1EL5m68xvQEtsQ6UZ5kTqF/5Q1Ac+kbFWYRaP/FzGXzOg4LdVQGU6cYB1AWS xuSw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@st.com header.s=STMicroelectronics header.b=1eEmFBvm; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id a66si21506365pfb.210.2019.05.14.01.31.11; Tue, 14 May 2019 01:31:26 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@st.com header.s=STMicroelectronics header.b=1eEmFBvm; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726562AbfENI2W (ORCPT + 99 others); Tue, 14 May 2019 04:28:22 -0400 Received: from mx07-00178001.pphosted.com ([62.209.51.94]:19238 "EHLO mx07-00178001.pphosted.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726678AbfENI1c (ORCPT ); Tue, 14 May 2019 04:27:32 -0400 Received: from pps.filterd (m0046668.ppops.net [127.0.0.1]) by mx07-00178001.pphosted.com (8.16.0.27/8.16.0.27) with SMTP id x4E8Q8xq029562; Tue, 14 May 2019 10:27:09 +0200 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=st.com; h=from : to : cc : subject : date : message-id : in-reply-to : references : mime-version : content-type; s=STMicroelectronics; bh=ug1rZBb4tp1QfVGX2K2LUauv8v7kBPMYnK+aqeqOCBA=; b=1eEmFBvmFp2Kt7iCklqkRaGZECElRyWYDZQKUavC/hkOrkWqInyOfUJ4V3EfoGkQunUO mzyEcMfs6zP80CO1aLv0H90K/en9L/uuuEbjsmMCDX1IGEKBwWmPz4a/tD6kCSlw/BlO /JChmB/bESSdhZXKh1u18gMzat0TS6ArSsMrP33vT/8t+oBWMM4uztUwrDRXqObDxZ+/ Y5HuDFYCxKUi8080cfGbKPJ5T7JK555Yx5341xPf0+LX09oxsts7jga1BnZPYcq87IW2 PAkYqbM16UoKoHYLlUbGt9cWXCUCHTLNg+k759GiW7pDH57hU2ZqD40/X/L2FWw4eru+ gg== Received: from beta.dmz-eu.st.com (beta.dmz-eu.st.com [164.129.1.35]) by mx07-00178001.pphosted.com with ESMTP id 2sdkuyqnmr-1 (version=TLSv1 cipher=ECDHE-RSA-AES256-SHA bits=256 verify=NOT); Tue, 14 May 2019 10:27:09 +0200 Received: from zeta.dmz-eu.st.com (zeta.dmz-eu.st.com [164.129.230.9]) by beta.dmz-eu.st.com (STMicroelectronics) with ESMTP id CC3643F; Tue, 14 May 2019 08:27:08 +0000 (GMT) Received: from Webmail-eu.st.com (Safex1hubcas24.st.com [10.75.90.94]) by zeta.dmz-eu.st.com (STMicroelectronics) with ESMTP id 9666A1550; Tue, 14 May 2019 08:27:08 +0000 (GMT) Received: from SAFEX1HUBCAS23.st.com (10.75.90.47) by Safex1hubcas24.st.com (10.75.90.94) with Microsoft SMTP Server (TLS) id 14.3.439.0; Tue, 14 May 2019 10:27:08 +0200 Received: from localhost (10.201.23.25) by webmail-ga.st.com (10.75.90.48) with Microsoft SMTP Server (TLS) id 14.3.439.0; Tue, 14 May 2019 10:27:07 +0200 From: Fabien Dessenne To: Rob Herring , Mark Rutland , Maxime Coquelin , Alexandre Torgue , Ohad Ben-Cohen , Bjorn Andersson , , , , , CC: Fabien Dessenne , Loic Pallardy , Arnaud Pouliquen , "Ludovic Barre" , Benjamin Gaignard Subject: [PATCH v4 1/8] dt-bindings: stm32: add bindings for ML-AHB interconnect Date: Tue, 14 May 2019 10:26:56 +0200 Message-ID: <1557822423-22658-2-git-send-email-fabien.dessenne@st.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1557822423-22658-1-git-send-email-fabien.dessenne@st.com> References: <1557822423-22658-1-git-send-email-fabien.dessenne@st.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [10.201.23.25] X-Proofpoint-Virus-Version: vendor=fsecure engine=2.50.10434:,, definitions=2019-05-14_05:,, signatures=0 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Document the ML-AHB interconnect for stm32 SoCs. Signed-off-by: Fabien Dessenne --- .../devicetree/bindings/arm/stm32/mlahb.txt | 37 ++++++++++++++++++++++ 1 file changed, 37 insertions(+) create mode 100644 Documentation/devicetree/bindings/arm/stm32/mlahb.txt diff --git a/Documentation/devicetree/bindings/arm/stm32/mlahb.txt b/Documentation/devicetree/bindings/arm/stm32/mlahb.txt new file mode 100644 index 0000000..25307aa --- /dev/null +++ b/Documentation/devicetree/bindings/arm/stm32/mlahb.txt @@ -0,0 +1,37 @@ +ML-AHB interconnect bindings + +These bindings describe the STM32 SoCs ML-AHB interconnect bus which connects +a Cortex-M subsystem with dedicated memories. +The MCU SRAM and RETRAM memory parts can be accessed through different addresses +(see "RAM aliases" in [1]) using different buses (see [2]) : balancing the +Cortex-M firmware accesses among those ports allows to tune the system +performance. + +[1]: https://www.st.com/resource/en/reference_manual/dm00327659.pdf +[2]: https://wiki.st.com/stm32mpu/wiki/STM32MP15_RAM_mapping + +Required properties: +- compatible: should be "simple-bus" +- dma-ranges: describes memory addresses translation between the local CPU and + the remote Cortex-M processor. Each memory region, is declared with + 3 parameters: + - param 1: device base address (Cortex-M processor address) + - param 2: physical base address (local CPU address) + - param 3: size of the memory region. + +The Cortex-M remote processor accessed via the mlahb interconnect is described +by a child node. + +Example: +mlahb { + compatible = "simple-bus"; + #address-cells = <1>; + #size-cells = <1>; + dma-ranges = <0x00000000 0x38000000 0x10000>, + <0x10000000 0x10000000 0x60000>, + <0x30000000 0x30000000 0x60000>; + + m4_rproc: m4@10000000 { + ... + }; +}; -- 2.7.4