Received: by 2002:a25:4158:0:0:0:0:0 with SMTP id o85csp1651046yba; Fri, 17 May 2019 03:01:41 -0700 (PDT) X-Google-Smtp-Source: APXvYqwaPKdKMcYS3/XstZD94tPMKC33H+o0D3iBQbgsLN9ySHL7OQUUqfOGrtcaLY78UFxbYFnG X-Received: by 2002:a17:902:a98b:: with SMTP id bh11mr27617682plb.8.1558087301870; Fri, 17 May 2019 03:01:41 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1558087301; cv=none; d=google.com; s=arc-20160816; b=kHzO8C3gEdc6WmlKi8Bn+q2/R0dGZ0TjDN8Ulgpw5Y4BLsh6Dkvf0MgDX10e8SDmAo mG3D9MXD3h57Ndt8jeK/RKnWdqlJn5W2cwaR7/LjXYa+H5V6B9e2/Zy1VXmzfXUdN23G RX9kr6ZkCy/1cOFHYDpErDN5D//3J2wzubp3NC1LKzaevnKMzq0o8qh/yNjZ9Gmdl5cR hpxlICpoXjgyDrYCNziFoe4VBoAazVoGwUvLQKuU/UG1EBPJYs5gFQllFOhbUYN+7bkJ YZdlHAmCGIDVLfMpoC+NgXG88DeYw3qP6qTt5N831B3pW8LmrhVGLVTFgjfYH8Z7SFYB xzbA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:references :in-reply-to:message-id:date:subject:cc:to:from; bh=j4GzdkHeByqyXr5ANwPjMfvKu5TaR2X0A4kD30wn8RI=; b=nL5s0QEXdes5sqFUNegAlKx9xh/9fbKLQTqxcxzrEGvP++4quzcE3MvTn0ewNuycwo cFXJrpJL94KU0OE9wsHpjIzeupuwTFbNvNp18ippAkJiaxLPFNN4ty/nUQXHWLYHmxCw lF7FA1TRRFeTH2IwLk9zG8o0Vv072s6KbZOXy9zwX71ThWD8aIyFPITCuM4WVu4G477i ww7lbOeOx4XzCrUzykQv1t5lkKlwGN9roPfhtL5vkcPfvoIT85ECoxIP61sLUrO+uMJ1 6ZbU2v+TCGP9t863MDbmoYY1i/pSdN4lRercLIGCTwg6d492OEZwyf347wgj2Y2i6s9i piDQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id q23si7412732pll.21.2019.05.17.03.01.24; Fri, 17 May 2019 03:01:41 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728112AbfEQIom (ORCPT + 99 others); Fri, 17 May 2019 04:44:42 -0400 Received: from smtp2200-217.mail.aliyun.com ([121.197.200.217]:51284 "EHLO smtp2200-217.mail.aliyun.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727962AbfEQIom (ORCPT ); Fri, 17 May 2019 04:44:42 -0400 X-Alimail-AntiSpam: AC=CONTINUE;BC=0.07442085|-1;CH=green;DM=CONTINUE|CONTINUE|true|0.365205-0.0142482-0.620547;FP=0|0|0|0|0|-1|-1|-1;HT=e02c03276;MF=han_mao@c-sky.com;NM=1;PH=DS;RN=6;RT=6;SR=0;TI=SMTPD_---.EZKvgqH_1558082677; Received: from localhost(mailfrom:han_mao@c-sky.com fp:SMTPD_---.EZKvgqH_1558082677) by smtp.aliyun-inc.com(10.147.42.16); Fri, 17 May 2019 16:44:37 +0800 From: Mao Han To: linux-kernel@vger.kernel.org Cc: Mao Han , Palmer Dabbelt , linux-riscv , Christoph Hellwig , Guo Ren Subject: [PATCH V3 2/3] riscv: Add support for perf registers sampling Date: Fri, 17 May 2019 16:43:03 +0800 Message-Id: <3373fab81a1ab8633ac8f1a79728284576ab1fb5.1558081981.git.han_mao@c-sky.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: References: In-Reply-To: References: Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This patch implements the perf registers sampling and validation API for riscv arch. The valid registers and their register ID are defined in perf_regs.h. Perf tool can backtrace in userspace with unwind library and the registers/user stack dump support. Signed-off-by: Mao Han CC: Palmer Dabbelt CC: linux-riscv CC: Christoph Hellwig CC: Guo Ren --- arch/riscv/Kconfig | 2 ++ arch/riscv/include/uapi/asm/perf_regs.h | 42 +++++++++++++++++++++++++++++++ arch/riscv/kernel/Makefile | 1 + arch/riscv/kernel/perf_regs.c | 44 +++++++++++++++++++++++++++++++++ 4 files changed, 89 insertions(+) create mode 100644 arch/riscv/include/uapi/asm/perf_regs.h create mode 100644 arch/riscv/kernel/perf_regs.c diff --git a/arch/riscv/Kconfig b/arch/riscv/Kconfig index eb56c82..effd157 100644 --- a/arch/riscv/Kconfig +++ b/arch/riscv/Kconfig @@ -33,6 +33,8 @@ config RISCV select HAVE_DMA_CONTIGUOUS select HAVE_FUTEX_CMPXCHG if FUTEX select HAVE_PERF_EVENTS + select HAVE_PERF_REGS + select HAVE_PERF_USER_STACK_DUMP select HAVE_SYSCALL_TRACEPOINTS select IRQ_DOMAIN select RISCV_ISA_A if SMP diff --git a/arch/riscv/include/uapi/asm/perf_regs.h b/arch/riscv/include/uapi/asm/perf_regs.h new file mode 100644 index 0000000..df1a581 --- /dev/null +++ b/arch/riscv/include/uapi/asm/perf_regs.h @@ -0,0 +1,42 @@ +/* SPDX-License-Identifier: GPL-2.0 */ +/* Copyright (C) 2019 Hangzhou C-SKY Microsystems co.,ltd. */ + +#ifndef _ASM_RISCV_PERF_REGS_H +#define _ASM_RISCV_PERF_REGS_H + +enum perf_event_riscv_regs { + PERF_REG_RISCV_PC, + PERF_REG_RISCV_RA, + PERF_REG_RISCV_SP, + PERF_REG_RISCV_GP, + PERF_REG_RISCV_TP, + PERF_REG_RISCV_T0, + PERF_REG_RISCV_T1, + PERF_REG_RISCV_T2, + PERF_REG_RISCV_S0, + PERF_REG_RISCV_S1, + PERF_REG_RISCV_A0, + PERF_REG_RISCV_A1, + PERF_REG_RISCV_A2, + PERF_REG_RISCV_A3, + PERF_REG_RISCV_A4, + PERF_REG_RISCV_A5, + PERF_REG_RISCV_A6, + PERF_REG_RISCV_A7, + PERF_REG_RISCV_S2, + PERF_REG_RISCV_S3, + PERF_REG_RISCV_S4, + PERF_REG_RISCV_S5, + PERF_REG_RISCV_S6, + PERF_REG_RISCV_S7, + PERF_REG_RISCV_S8, + PERF_REG_RISCV_S9, + PERF_REG_RISCV_S10, + PERF_REG_RISCV_S11, + PERF_REG_RISCV_T3, + PERF_REG_RISCV_T4, + PERF_REG_RISCV_T5, + PERF_REG_RISCV_T6, + PERF_REG_RISCV_MAX, +}; +#endif /* _ASM_RISCV_PERF_REGS_H */ diff --git a/arch/riscv/kernel/Makefile b/arch/riscv/kernel/Makefile index dd2ba44..024badc 100644 --- a/arch/riscv/kernel/Makefile +++ b/arch/riscv/kernel/Makefile @@ -39,5 +39,6 @@ obj-$(CONFIG_DYNAMIC_FTRACE) += mcount-dyn.o obj-$(CONFIG_PERF_EVENTS) += perf_event.o obj-$(CONFIG_PERF_EVENTS) += perf_callchain.o +obj-$(CONFIG_HAVE_PERF_REGS) += perf_regs.o clean: diff --git a/arch/riscv/kernel/perf_regs.c b/arch/riscv/kernel/perf_regs.c new file mode 100644 index 0000000..04a38fb --- /dev/null +++ b/arch/riscv/kernel/perf_regs.c @@ -0,0 +1,44 @@ +// SPDX-License-Identifier: GPL-2.0 +/* Copyright (C) 2019 Hangzhou C-SKY Microsystems co.,ltd. */ + +#include +#include +#include +#include +#include +#include + +u64 perf_reg_value(struct pt_regs *regs, int idx) +{ + if (WARN_ON_ONCE((u32)idx >= PERF_REG_RISCV_MAX)) + return 0; + + return ((unsigned long *)regs)[idx]; +} + +#define REG_RESERVED (~((1ULL << PERF_REG_RISCV_MAX) - 1)) + +int perf_reg_validate(u64 mask) +{ + if (!mask || mask & REG_RESERVED) + return -EINVAL; + + return 0; +} + +u64 perf_reg_abi(struct task_struct *task) +{ +#if __riscv_xlen == 64 + return PERF_SAMPLE_REGS_ABI_64; +#else + return PERF_SAMPLE_REGS_ABI_32; +#endif +} + +void perf_get_regs_user(struct perf_regs *regs_user, + struct pt_regs *regs, + struct pt_regs *regs_user_copy) +{ + regs_user->regs = task_pt_regs(current); + regs_user->abi = perf_reg_abi(current); +} -- 2.7.4