Received: by 2002:a25:4158:0:0:0:0:0 with SMTP id o85csp4585811yba; Sun, 19 May 2019 23:29:38 -0700 (PDT) X-Google-Smtp-Source: APXvYqxWobn39sXT1mXrDRmO6u6FU3MwqKS7xfCmVqSRIId2oJVWRe3svxeqz/Uf1T64pcMA/TbR X-Received: by 2002:a62:1b85:: with SMTP id b127mr50328321pfb.165.1558333778516; Sun, 19 May 2019 23:29:38 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1558333778; cv=none; d=google.com; s=arc-20160816; b=PT/tElfhmbX7X+msMpfZyhwxGq5dXjGVI+K5AfQNN3YbSu4Qs09c9yAWwwNazpWbVT nrhS5vJC0QiG0UJNaaDEQXeZIFQIAvQmF/qsBsYtwLx97rJnrS5EpW8TobX3SzthWWBP vo4xex2IrfoAL9wSIoaO9J/1m/9ajwjiyF3XKQYddl3SIsAh7jxClhqWaZmaaE78ybx0 TOIUI0ARMHz8oN+5SdOnm8w/9Tu2sRDR2WdrMmJ/p6PP57NZeGbgvN5ynMvi2JGCqc8J ciIcPIWWTWepP+deNTAjfkPp6irXfG1Ft3PnR00lyj7gD7DRpHfKdxe9nboymrmOfSmm 7qDA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:date:cc:to:from:subject:message-id; bh=lTXzEL26QTABG16cAbOceWnDi1zNCUvUCSjmXbUQeAA=; b=nP+6WpLFF2y9dkdrZLzjHMQBNcepOTVc9W8N3yWKUftPLEsnDNaXoyUKwFEV5xIL0U CpCE7vyvlWnFbikaUOpVDtStXmibgviGAw93D/ipSdT/vEK4DF1zzTbJgGGp0UEDNoWg YtjeOmL66kq2uLz5SRGXZh2kLsh3Bkx82RXjCNj9uDrVX0K6+N0wNMpYi9uT0ss0z2YZ /RKU89UaW9+1A2Fr3PlZZJhGCOINlK34ofQ7RMKC+BQhsefaRqzG2MtKbGOHCwMfqBaT rj5vvSL0EYCh2zy4/Vmzky0pSpQGQ3MokzE3HOJa4d4lHF2nuIKMFGnfJDUfoXAAWIGz EDNQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id h34si17455025pld.42.2019.05.19.23.29.23; Sun, 19 May 2019 23:29:38 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1730151AbfETFag (ORCPT + 99 others); Mon, 20 May 2019 01:30:36 -0400 Received: from mailgw02.mediatek.com ([1.203.163.81]:17657 "EHLO mailgw02.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1729816AbfETFag (ORCPT ); Mon, 20 May 2019 01:30:36 -0400 X-UUID: 56a159adc43646f3889b476e3beae217-20190520 X-UUID: 56a159adc43646f3889b476e3beae217-20190520 Received: from mtkcas36.mediatek.inc [(172.27.4.253)] by mailgw02.mediatek.com (envelope-from ) (mailgw01.mediatek.com ESMTP with TLS) with ESMTP id 255121144; Mon, 20 May 2019 13:30:29 +0800 Received: from mtkcas09.mediatek.inc (172.21.101.178) by MTKMBS33DR.mediatek.inc (172.27.6.106) with Microsoft SMTP Server (TLS) id 15.0.1395.4; Mon, 20 May 2019 13:30:26 +0800 Received: from [172.21.77.4] (172.21.77.4) by mtkcas09.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1395.4 via Frontend Transport; Mon, 20 May 2019 13:30:27 +0800 Message-ID: <1558330227.7311.14.camel@mtksdaap41> Subject: Re: [v2 3/3] drm/mediatek: add mipi_tx driver for mt8183 From: CK Hu To: Jitao Shi CC: Rob Herring , Pawel Moll , "Mark Rutland" , Ian Campbell , Kumar Gala , , David Airlie , "Matthias Brugger" , Thierry Reding , "Ajay Kumar" , Inki Dae , "Rahul Sharma" , Sean Paul , Vincent Palatin , Andy Yan , Philipp Zabel , "Russell King" , , , , , , , Sascha Hauer , , , , , Date: Mon, 20 May 2019 13:30:27 +0800 In-Reply-To: <1558165892.7681.8.camel@mszsdaap41> References: <20190416054217.75387-1-jitao.shi@mediatek.com> <20190416054217.75387-4-jitao.shi@mediatek.com> <1557134258.5345.5.camel@mtksdaap41> <1558165892.7681.8.camel@mszsdaap41> Content-Type: text/plain; charset="UTF-8" X-Mailer: Evolution 3.10.4-0ubuntu2 MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Sat, 2019-05-18 at 15:51 +0800, Jitao Shi wrote: > On Mon, 2019-05-06 at 17:17 +0800, CK Hu wrote: > > Hi, Jitao: > > > > On Tue, 2019-04-16 at 13:42 +0800, Jitao Shi wrote: > > > This patch add mt8183 mipi_tx driver. > > > And also support other chips that use the same binding and driver. > > > > > > Signed-off-by: Jitao Shi > > > --- > > > drivers/gpu/drm/mediatek/Makefile | 1 + > > > drivers/gpu/drm/mediatek/mtk_mipi_tx.c | 2 + > > > drivers/gpu/drm/mediatek/mtk_mipi_tx.h | 1 + > > > drivers/gpu/drm/mediatek/mtk_mt8183_mipi_tx.c | 154 ++++++++++++++++++ > > > 4 files changed, 158 insertions(+) > > > create mode 100644 drivers/gpu/drm/mediatek/mtk_mt8183_mipi_tx.c > > > > > > > [snip] > > > > > + > > > +static int mtk_mipi_tx_pll_prepare(struct clk_hw *hw) > > > +{ > > > + struct mtk_mipi_tx *mipi_tx = mtk_mipi_tx_from_clk_hw(hw); > > > + unsigned int txdiv, txdiv0; > > > + u64 pcw; > > > + int ret; > > > + > > > + dev_dbg(mipi_tx->dev, "prepare: %u bps\n", mipi_tx->data_rate); > > > + > > > + if (mipi_tx->data_rate >= 2000000000) { > > > + txdiv = 1; > > > + txdiv0 = 0; > > > + } else if (mipi_tx->data_rate >= 1000000000) { > > > + txdiv = 2; > > > + txdiv0 = 1; > > > + } else if (mipi_tx->data_rate >= 500000000) { > > > + txdiv = 4; > > > + txdiv0 = 2; > > > + } else if (mipi_tx->data_rate > 250000000) { > > > + txdiv = 8; > > > + txdiv0 = 3; > > > + } else if (mipi_tx->data_rate >= 125000000) { > > > + txdiv = 16; > > > + txdiv0 = 4; > > > + } else { > > > + return -EINVAL; > > > + } > > > + > > > + ret = clk_prepare_enable(mipi_tx->ref_clk); > > > + if (ret < 0) { > > > + dev_err(mipi_tx->dev, > > > + "can't prepare and enable mipi_tx ref_clk %d\n", ret); > > > + return ret; > > > + } > > > > You enable the parent clock when prepare this clock here, this behavior > > looks strange. I think the flow should be: > > > > 1. Parent clock prepare > > 2. This clock prepare > > 3. Parent clock enable > > 4. This clock enable > > > > Maybe you should implement 'enable callback' so that parent clock would > > be already enabled. > > > > One question is, mipi_tx_pll is used by dsi driver, but I does not see > > dsi prepare_enable() mipi_tx_pll, how does this work? > > > > Regards, > > CK > > > > The mipi_tx can be accessed after clk_prepare_enable(mipi_tx->ref_clk); > > So place the clk_prepare_enable(mipi_tx->ref_clk) before accessing > mipitx. > > mipi_tx_pll is enable by mtk_mipi_tx_power_on() in mtk_mip_tx.c. > clk_prepare_enable(mipi_tx->pll) will enable mipi_tx_pll. OK, so it start from dsi driver. The callstack is: phy_power_on(dsi->phy); -> mtk_mipi_tx_power_on() --> clk_prepare_enable(mipi_tx->pll); ---> mtk_mipi_tx_pll_prepare(); In clk_prepare_enable(), it separately call clk_prepare() and clk_enable(). When clk_prepare(), it prepare the parent clock then prepare this clock. When clk_enable(), it enable the parent clock then enable this clock. So this would result in the sequence: 1. Prepare mipi_tx->ref_clk 2. Prepare mipi_tx->pll 3. Enable mipi_tx->ref_clk 4. Enable mipi_tx->pll You say 'So place the clk_prepare_enable(mipi_tx->ref_clk) before accessing mipitx.', so the step 1 and step 3 is equal to clk_prepare_enable(mipi_tx->ref_clk), so I require you to access mipitx in step 4, not in step 2. Regards, CK > > Beset Regards > Jitao > > > > + > > > + mtk_mipi_tx_clear_bits(mipi_tx, MIPITX_PLL_CON4, RG_DSI_PLL_IBIAS); > > > + > > > + mtk_mipi_tx_set_bits(mipi_tx, MIPITX_PLL_PWR, AD_DSI_PLL_SDM_PWR_ON); > > > + usleep_range(30, 100); > > > + mtk_mipi_tx_clear_bits(mipi_tx, MIPITX_PLL_PWR, AD_DSI_PLL_SDM_ISO_EN); > > > + pcw = div_u64(((u64)mipi_tx->data_rate * txdiv) << 24, 26000000); > > > + writel(pcw, mipi_tx->regs + MIPITX_PLL_CON0); > > > + mtk_mipi_tx_update_bits(mipi_tx, MIPITX_PLL_CON1, RG_DSI_PLL_POSDIV, > > > + txdiv0 << 8); > > > + usleep_range(1000, 2000); > > > + mtk_mipi_tx_set_bits(mipi_tx, MIPITX_PLL_CON1, RG_DSI_PLL_EN); > > > + > > > + return 0; > > > +} > > > + > > > +static void mtk_mipi_tx_pll_unprepare(struct clk_hw *hw) > > > +{ > > > + struct mtk_mipi_tx *mipi_tx = mtk_mipi_tx_from_clk_hw(hw); > > > + > > > + dev_dbg(mipi_tx->dev, "unprepare\n"); > > > + > > > + mtk_mipi_tx_clear_bits(mipi_tx, MIPITX_PLL_CON1, RG_DSI_PLL_EN); > > > + > > > + mtk_mipi_tx_set_bits(mipi_tx, MIPITX_PLL_PWR, AD_DSI_PLL_SDM_ISO_EN); > > > + mtk_mipi_tx_clear_bits(mipi_tx, MIPITX_PLL_PWR, AD_DSI_PLL_SDM_PWR_ON); > > > + clk_disable_unprepare(mipi_tx->ref_clk); > > > +} > > > + > > > > > >