Received: by 2002:a25:86ce:0:0:0:0:0 with SMTP id y14csp2149504ybm; Thu, 23 May 2019 12:10:40 -0700 (PDT) X-Google-Smtp-Source: APXvYqz0hP1OMulOpEJcb2hWsJM9O3fGwVh2l/2ZU0ZjOXp7Dx2KvEhdr9qv5c695AH0ukRACA5Y X-Received: by 2002:a62:e90a:: with SMTP id j10mr38669320pfh.147.1558638640467; Thu, 23 May 2019 12:10:40 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1558638640; cv=none; d=google.com; s=arc-20160816; b=JEkkHHlkHfE6O7TSXaSRXGy/3EuGe5qzUayKeKHj4Zj/iPZmrzNWHCFVefc9XwDDN6 mE8pHAHam5V7Gey2v/shF7ihSMyZNgo4+cAvQXbcd8vFr95m/uY9cWLn1l1xX1r9wSTf iu0iO2ZpfTFPSIY3hGWpM2Bq83IjnjNuqQ7PLesTIrxgAxtUN4J902uiMrwwh8tBQRXu K59P+m3KSiUIrzar367gQy73yKYJOa4DeUYiVmguT/c6/55ocXYA7/D3WZwT4mktuOmd HpfbNo8fi+EoMrqi3STopOczAmjskPxMIyZ5dluxI2r6MuoU6acJb+dX5sC+R3dwcHOV HbFA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=/24iEWKdhixbRT6JK1g7CnQLEOI2OPSAaIv81hf3Wak=; b=vA0l42x1yqqBCH8dkLMdWRGHRYehuU/31Sni9gL7HeEgx1PoqId+p1YKhP9XqfOf6Q ybXUTYSXFz2yVKNUhTM00h4n8x2oNWr8+roe0psfUmTskBblBKX3ST4QUUmQOdUv3mpl IVzoJM78bC0aWSPPn0AfijC177OsKo/ePws4Ez/EdW+MLUeLAQsQDBedsTazlfEnwKZ9 Vydwzu0J+rzbsEG1VDdqBNtqSRd0Y6kIXTKLH2c9Y32dFs12FCVKHHrH81VYNwPStP0r SxgfM2mtpcE0jSXQvNF2FoEUkdSNCK9r1f4d28aR/HuIdN473RNSM+rjPZZNxwPTJI9N ER8g== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=JtSNtHns; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id f92si572644plf.100.2019.05.23.12.10.25; Thu, 23 May 2019 12:10:40 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=JtSNtHns; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1731914AbfEWTIu (ORCPT + 99 others); Thu, 23 May 2019 15:08:50 -0400 Received: from mail.kernel.org ([198.145.29.99]:41724 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1731901AbfEWTIs (ORCPT ); Thu, 23 May 2019 15:08:48 -0400 Received: from localhost (83-86-89-107.cable.dynamic.v4.ziggo.nl [83.86.89.107]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id A0197217D9; Thu, 23 May 2019 19:08:47 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1558638528; bh=efh1BNoFi31+cLx+5zdLiuS2kTb44Z1B/wWMtGTGnj0=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=JtSNtHnsrP5P9/I6qGh8U6q6kwKmrqEVRc3zq9dvMv8HcA1BqPxKt+BoZnEFh2oeC 23MxGggOLrxymLhtCMEXqJD+Ar3NvT9HBFOO19amuoOEncYDuPmNg8Ra5sg093mL1j 4N6w31plBEFTPxb9HDUlcsu9B1K3eSMXxkd6rdVU= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Dmitry Osipenko , Thierry Reding , Joerg Roedel Subject: [PATCH 4.9 22/53] iommu/tegra-smmu: Fix invalid ASID bits on Tegra30/114 Date: Thu, 23 May 2019 21:05:46 +0200 Message-Id: <20190523181714.380667133@linuxfoundation.org> X-Mailer: git-send-email 2.21.0 In-Reply-To: <20190523181710.981455400@linuxfoundation.org> References: <20190523181710.981455400@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Dmitry Osipenko commit 43a0541e312f7136e081e6bf58f6c8a2e9672688 upstream. Both Tegra30 and Tegra114 have 4 ASID's and the corresponding bitfield of the TLB_FLUSH register differs from later Tegra generations that have 128 ASID's. In a result the PTE's are now flushed correctly from TLB and this fixes problems with graphics (randomly failing tests) on Tegra30. Cc: stable Signed-off-by: Dmitry Osipenko Acked-by: Thierry Reding Signed-off-by: Joerg Roedel Signed-off-by: Greg Kroah-Hartman --- drivers/iommu/tegra-smmu.c | 25 ++++++++++++++++++------- 1 file changed, 18 insertions(+), 7 deletions(-) --- a/drivers/iommu/tegra-smmu.c +++ b/drivers/iommu/tegra-smmu.c @@ -91,7 +91,6 @@ static inline u32 smmu_readl(struct tegr #define SMMU_TLB_FLUSH_VA_MATCH_ALL (0 << 0) #define SMMU_TLB_FLUSH_VA_MATCH_SECTION (2 << 0) #define SMMU_TLB_FLUSH_VA_MATCH_GROUP (3 << 0) -#define SMMU_TLB_FLUSH_ASID(x) (((x) & 0x7f) << 24) #define SMMU_TLB_FLUSH_VA_SECTION(addr) ((((addr) & 0xffc00000) >> 12) | \ SMMU_TLB_FLUSH_VA_MATCH_SECTION) #define SMMU_TLB_FLUSH_VA_GROUP(addr) ((((addr) & 0xffffc000) >> 12) | \ @@ -194,8 +193,12 @@ static inline void smmu_flush_tlb_asid(s { u32 value; - value = SMMU_TLB_FLUSH_ASID_MATCH | SMMU_TLB_FLUSH_ASID(asid) | - SMMU_TLB_FLUSH_VA_MATCH_ALL; + if (smmu->soc->num_asids == 4) + value = (asid & 0x3) << 29; + else + value = (asid & 0x7f) << 24; + + value |= SMMU_TLB_FLUSH_ASID_MATCH | SMMU_TLB_FLUSH_VA_MATCH_ALL; smmu_writel(smmu, value, SMMU_TLB_FLUSH); } @@ -205,8 +208,12 @@ static inline void smmu_flush_tlb_sectio { u32 value; - value = SMMU_TLB_FLUSH_ASID_MATCH | SMMU_TLB_FLUSH_ASID(asid) | - SMMU_TLB_FLUSH_VA_SECTION(iova); + if (smmu->soc->num_asids == 4) + value = (asid & 0x3) << 29; + else + value = (asid & 0x7f) << 24; + + value |= SMMU_TLB_FLUSH_ASID_MATCH | SMMU_TLB_FLUSH_VA_SECTION(iova); smmu_writel(smmu, value, SMMU_TLB_FLUSH); } @@ -216,8 +223,12 @@ static inline void smmu_flush_tlb_group( { u32 value; - value = SMMU_TLB_FLUSH_ASID_MATCH | SMMU_TLB_FLUSH_ASID(asid) | - SMMU_TLB_FLUSH_VA_GROUP(iova); + if (smmu->soc->num_asids == 4) + value = (asid & 0x3) << 29; + else + value = (asid & 0x7f) << 24; + + value |= SMMU_TLB_FLUSH_ASID_MATCH | SMMU_TLB_FLUSH_VA_GROUP(iova); smmu_writel(smmu, value, SMMU_TLB_FLUSH); }