Received: by 2002:a25:86ce:0:0:0:0:0 with SMTP id y14csp2158276ybm; Thu, 23 May 2019 12:18:45 -0700 (PDT) X-Google-Smtp-Source: APXvYqyHqDkvnSTXPJ+5/CP7qZwnWMBpvSD8U4PMyt9KATQbS+1YJBuOHN42H7BnOyAThEZGM0jT X-Received: by 2002:aa7:8a87:: with SMTP id a7mr68645998pfc.53.1558639124945; Thu, 23 May 2019 12:18:44 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1558639124; cv=none; d=google.com; s=arc-20160816; b=YqO5HCkuWEFjAe/41KlQly00Z70W/H6X1N1DmkJTpgY0yFL1V0Y/AIrIG1n6soNDaf LjvnBPQ/BVcD1X0fMSoA6klxf+dlO27bG2cwJ8lmHxzcq0HUYeOGdL150Eb692mVEj47 bVdEvoZkjRGMQjXbqvnSmlSlyaI9v8Pi8b7lNIOfGH4x+wjDmQsQOcqUfW55sK9Ehrpy a58sM3nDuw0WH7pODYMp+AETSpkBIUqPPjkIIcFtRqVpr2L7E6DwTBmvLytFb9j6VPvZ ZkUKKgEpGc8VLqY0htKS/WnPDKL96tf/qk4qJEqZJABlhRvQHXrtluCRx/9gduDybt8N Hz0g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=BbFdMXwobBB2YzSUEWoRWyZBhcGX07TzkUuYeU1IFLo=; b=P1rOtp+Jbl9ukeSpYyRAo9imSn9uLrmnahWfCjfKBfxYWaL+Hdc3B7MdiyW2N/B4pL qJyEH+QGXIstC35/1CBNpoKM8J4u4c1YZkj7+dlYo5unNopIaMZA4EiK7WnUdMSM4jkq 2w4SFfsNfhq/ERCo3l1BNln2SfZPeXDD4NzeiA0PK97zUJjoBKb56VCztBDFbt0anAbf MPrVXN8CNgr/OrDpkC7uwgcBUhURtfDW3HIqfN4FYJfL097tPZ3oqsxd19lt//IV0Bky 0Jp96zIxD+Urr8nchlvaozYfQAbhmrSlOux1l9VG8Gb4LoJLwQf48U22OzmHxNWfhfa/ S2Sw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=drF109dy; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id f8si242917pgo.380.2019.05.23.12.18.19; Thu, 23 May 2019 12:18:44 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=drF109dy; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2388833AbfEWTQj (ORCPT + 99 others); Thu, 23 May 2019 15:16:39 -0400 Received: from mail.kernel.org ([198.145.29.99]:51284 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S2388819AbfEWTQf (ORCPT ); Thu, 23 May 2019 15:16:35 -0400 Received: from localhost (83-86-89-107.cable.dynamic.v4.ziggo.nl [83.86.89.107]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id 3E63E217D7; Thu, 23 May 2019 19:16:34 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1558638994; bh=HouLTLqIqjRCwjXfcBrJZTlxNRJEi9ykC66tBSDO8QI=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=drF109dy9gMnI0oKmipeY+T12O2063Dg8g3HyLNNugib1GTOIJW6F06szZKs6RPmL 844nPesqK2ZD0oRaVeHJoZDMpKvf6YxQi6a/KW5JtGwO9tfZrv5KkmxOQtkc8sNAla 1XvJLZoOn9/FFx1MXKSfdBs8fsNchaEsoJoQORcs= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Dmitry Osipenko , Thierry Reding , Joerg Roedel Subject: [PATCH 4.19 049/114] iommu/tegra-smmu: Fix invalid ASID bits on Tegra30/114 Date: Thu, 23 May 2019 21:05:48 +0200 Message-Id: <20190523181736.156742338@linuxfoundation.org> X-Mailer: git-send-email 2.21.0 In-Reply-To: <20190523181731.372074275@linuxfoundation.org> References: <20190523181731.372074275@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Dmitry Osipenko commit 43a0541e312f7136e081e6bf58f6c8a2e9672688 upstream. Both Tegra30 and Tegra114 have 4 ASID's and the corresponding bitfield of the TLB_FLUSH register differs from later Tegra generations that have 128 ASID's. In a result the PTE's are now flushed correctly from TLB and this fixes problems with graphics (randomly failing tests) on Tegra30. Cc: stable Signed-off-by: Dmitry Osipenko Acked-by: Thierry Reding Signed-off-by: Joerg Roedel Signed-off-by: Greg Kroah-Hartman --- drivers/iommu/tegra-smmu.c | 25 ++++++++++++++++++------- 1 file changed, 18 insertions(+), 7 deletions(-) --- a/drivers/iommu/tegra-smmu.c +++ b/drivers/iommu/tegra-smmu.c @@ -102,7 +102,6 @@ static inline u32 smmu_readl(struct tegr #define SMMU_TLB_FLUSH_VA_MATCH_ALL (0 << 0) #define SMMU_TLB_FLUSH_VA_MATCH_SECTION (2 << 0) #define SMMU_TLB_FLUSH_VA_MATCH_GROUP (3 << 0) -#define SMMU_TLB_FLUSH_ASID(x) (((x) & 0x7f) << 24) #define SMMU_TLB_FLUSH_VA_SECTION(addr) ((((addr) & 0xffc00000) >> 12) | \ SMMU_TLB_FLUSH_VA_MATCH_SECTION) #define SMMU_TLB_FLUSH_VA_GROUP(addr) ((((addr) & 0xffffc000) >> 12) | \ @@ -205,8 +204,12 @@ static inline void smmu_flush_tlb_asid(s { u32 value; - value = SMMU_TLB_FLUSH_ASID_MATCH | SMMU_TLB_FLUSH_ASID(asid) | - SMMU_TLB_FLUSH_VA_MATCH_ALL; + if (smmu->soc->num_asids == 4) + value = (asid & 0x3) << 29; + else + value = (asid & 0x7f) << 24; + + value |= SMMU_TLB_FLUSH_ASID_MATCH | SMMU_TLB_FLUSH_VA_MATCH_ALL; smmu_writel(smmu, value, SMMU_TLB_FLUSH); } @@ -216,8 +219,12 @@ static inline void smmu_flush_tlb_sectio { u32 value; - value = SMMU_TLB_FLUSH_ASID_MATCH | SMMU_TLB_FLUSH_ASID(asid) | - SMMU_TLB_FLUSH_VA_SECTION(iova); + if (smmu->soc->num_asids == 4) + value = (asid & 0x3) << 29; + else + value = (asid & 0x7f) << 24; + + value |= SMMU_TLB_FLUSH_ASID_MATCH | SMMU_TLB_FLUSH_VA_SECTION(iova); smmu_writel(smmu, value, SMMU_TLB_FLUSH); } @@ -227,8 +234,12 @@ static inline void smmu_flush_tlb_group( { u32 value; - value = SMMU_TLB_FLUSH_ASID_MATCH | SMMU_TLB_FLUSH_ASID(asid) | - SMMU_TLB_FLUSH_VA_GROUP(iova); + if (smmu->soc->num_asids == 4) + value = (asid & 0x3) << 29; + else + value = (asid & 0x7f) << 24; + + value |= SMMU_TLB_FLUSH_ASID_MATCH | SMMU_TLB_FLUSH_VA_GROUP(iova); smmu_writel(smmu, value, SMMU_TLB_FLUSH); }