Received: by 2002:a25:86ce:0:0:0:0:0 with SMTP id y14csp2176062ybm; Thu, 23 May 2019 12:36:32 -0700 (PDT) X-Google-Smtp-Source: APXvYqzctdScZfU7Toh4QF8gg4KFfYdh5GX6XLViTukhKLiwLZxwDlbq/gbOb92+xBjmQFpyEhPv X-Received: by 2002:aa7:8c10:: with SMTP id c16mr60756123pfd.89.1558640192204; Thu, 23 May 2019 12:36:32 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1558640192; cv=none; d=google.com; s=arc-20160816; b=qvYaiO8hxGPvLCopBATtkrm9FyK22fPzBmiLwrsIvtzw9bOEQAAU7Xypr2KOWErYVc LU6xMNXkiOcsRsT/ttwjgMYqoYq1VkuG7JOqaRV+ZOKm/TuvWX1llYuqeRRGy0Nbv9Z0 0HdyRz9ECA+JR8ECtf51KFzO2Hq3x6GWjBoZCGWheRsELyIENUkLsrtHjzDdhA0st/vx hLChGGHY5zw7/RX1W+dWH3KrENqfcbqMletU0iYnAwJZwV+4Yjh72Qqcz0fVWBa5Jpuu VjF7jY3I6mMWwXn9tpmUIGcObUuS089GxBpPIio26FpBZ6xOfoeLKodAk0jzxd2Z4ier mTVg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=LzF2DkwhOAehoVSBL8l7tDbQOPC8/ajqM1y1WkVxdbY=; b=a8CiIyLfaHe0zr2B51nvDlW0e2vkmifJ7gOsU8ID6GD1crmtmBleTv9MM7bn7jEvZ9 3vnrFNxKd1bCStRlXlxh6WsdBJO8pq9ijipCPFj+mzewkZ2cUfrIgyXJrn/DzbyfxXiY Vtw0XjCUAzO3Qd7RM7y8gT0qSPgg9DlQs9U96Yei5vXMa3cUxBxGvGwS5GcyS0NIixLd xzNGWHWjWqEyEp1M3p/x7ese5bwxlQ94HxY5bS8w1L0rtjDbwvnMl14muEthrtVjlrNL P6xLrrFKE/7AU8Og4ZaKC7cBAvffAYtmlRfXREmjBCzfhyhdD6GFDOOaAQ3q2toJ6vp3 J3AQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=MiMrSAmg; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id m7si527297plt.392.2019.05.23.12.36.17; Thu, 23 May 2019 12:36:32 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=MiMrSAmg; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2390703AbfEWT3D (ORCPT + 99 others); Thu, 23 May 2019 15:29:03 -0400 Received: from mail.kernel.org ([198.145.29.99]:41914 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S2391843AbfEWT3A (ORCPT ); Thu, 23 May 2019 15:29:00 -0400 Received: from localhost (83-86-89-107.cable.dynamic.v4.ziggo.nl [83.86.89.107]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id 6C85D217D7; Thu, 23 May 2019 19:28:59 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1558639739; bh=sn+dZ/PchoWhDRxZdzF7nRF8NliCSnp7Ebv9+XJ/kfU=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=MiMrSAmgda2xPsAhU0hUXzoCuh4qnVjU+EhHif6JR9PQIi5PiokWjWBlcW6etFFvR 3vIs4C0WEx/fEbys+ditmmEOtv8gKs5dZzAcME+ltw58r/GtGNEtDw3jUHnrucanyk g31pSzFSnYaFMAgvfy/q9K0xBsSzaEqg/wHVDvIY= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Owen Chen , Weiyi Lu , James Liao , Matthias Brugger , Stephen Boyd Subject: [PATCH 5.1 061/122] clk: mediatek: Disable tuner_en before change PLL rate Date: Thu, 23 May 2019 21:06:23 +0200 Message-Id: <20190523181712.840483563@linuxfoundation.org> X-Mailer: git-send-email 2.21.0 In-Reply-To: <20190523181705.091418060@linuxfoundation.org> References: <20190523181705.091418060@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Owen Chen commit be17ca6ac76a5cfd07cc3a0397dd05d6929fcbbb upstream. PLLs with tuner_en bit, such as APLL1, need to disable tuner_en before apply new frequency settings, or the new frequency settings (pcw) will not be applied. The tuner_en bit will be disabled during changing PLL rate and be restored after new settings applied. Fixes: e2f744a82d725 (clk: mediatek: Add MT2712 clock support) Cc: Signed-off-by: Owen Chen Signed-off-by: Weiyi Lu Reviewed-by: James Liao Reviewed-by: Matthias Brugger Signed-off-by: Stephen Boyd Signed-off-by: Greg Kroah-Hartman --- drivers/clk/mediatek/clk-pll.c | 48 +++++++++++++++++++++++++++++------------ 1 file changed, 34 insertions(+), 14 deletions(-) --- a/drivers/clk/mediatek/clk-pll.c +++ b/drivers/clk/mediatek/clk-pll.c @@ -88,6 +88,32 @@ static unsigned long __mtk_pll_recalc_ra return ((unsigned long)vco + postdiv - 1) / postdiv; } +static void __mtk_pll_tuner_enable(struct mtk_clk_pll *pll) +{ + u32 r; + + if (pll->tuner_en_addr) { + r = readl(pll->tuner_en_addr) | BIT(pll->data->tuner_en_bit); + writel(r, pll->tuner_en_addr); + } else if (pll->tuner_addr) { + r = readl(pll->tuner_addr) | AUDPLL_TUNER_EN; + writel(r, pll->tuner_addr); + } +} + +static void __mtk_pll_tuner_disable(struct mtk_clk_pll *pll) +{ + u32 r; + + if (pll->tuner_en_addr) { + r = readl(pll->tuner_en_addr) & ~BIT(pll->data->tuner_en_bit); + writel(r, pll->tuner_en_addr); + } else if (pll->tuner_addr) { + r = readl(pll->tuner_addr) & ~AUDPLL_TUNER_EN; + writel(r, pll->tuner_addr); + } +} + static void mtk_pll_set_rate_regs(struct mtk_clk_pll *pll, u32 pcw, int postdiv) { @@ -96,6 +122,9 @@ static void mtk_pll_set_rate_regs(struct pll_en = readl(pll->base_addr + REG_CON0) & CON0_BASE_EN; + /* disable tuner */ + __mtk_pll_tuner_disable(pll); + /* set postdiv */ val = readl(pll->pd_addr); val &= ~(POSTDIV_MASK << pll->data->pd_shift); @@ -122,6 +151,9 @@ static void mtk_pll_set_rate_regs(struct if (pll->tuner_addr) writel(con1 + 1, pll->tuner_addr); + /* restore tuner_en */ + __mtk_pll_tuner_enable(pll); + if (pll_en) udelay(20); } @@ -228,13 +260,7 @@ static int mtk_pll_prepare(struct clk_hw r |= pll->data->en_mask; writel(r, pll->base_addr + REG_CON0); - if (pll->tuner_en_addr) { - r = readl(pll->tuner_en_addr) | BIT(pll->data->tuner_en_bit); - writel(r, pll->tuner_en_addr); - } else if (pll->tuner_addr) { - r = readl(pll->tuner_addr) | AUDPLL_TUNER_EN; - writel(r, pll->tuner_addr); - } + __mtk_pll_tuner_enable(pll); udelay(20); @@ -258,13 +284,7 @@ static void mtk_pll_unprepare(struct clk writel(r, pll->base_addr + REG_CON0); } - if (pll->tuner_en_addr) { - r = readl(pll->tuner_en_addr) & ~BIT(pll->data->tuner_en_bit); - writel(r, pll->tuner_en_addr); - } else if (pll->tuner_addr) { - r = readl(pll->tuner_addr) & ~AUDPLL_TUNER_EN; - writel(r, pll->tuner_addr); - } + __mtk_pll_tuner_disable(pll); r = readl(pll->base_addr + REG_CON0); r &= ~CON0_BASE_EN;