Received: by 2002:a25:ab43:0:0:0:0:0 with SMTP id u61csp608844ybi; Fri, 24 May 2019 08:37:16 -0700 (PDT) X-Google-Smtp-Source: APXvYqwxa4Yv6gd1RAqG3/WGJ8c7kGwhJlOMVUgLt5pWLrQxOpca+7lFCoPFThvxqip2BS6rtO/T X-Received: by 2002:a63:b00e:: with SMTP id h14mr102666561pgf.321.1558712236403; Fri, 24 May 2019 08:37:16 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1558712236; cv=none; d=google.com; s=arc-20160816; b=b4Q0zq61pdlXK9a/P6yXnieFutZ0wlHiyniOxsrKzDGpy7g1iZ2UJ0vUCc2fXxu447 qCqsLgqkNnx10J40+0I3ul8ZUTZZ7m/XSuoCr0GMxtCo/8kFVxIYCLqN0imJ8DPtHWR8 5hmRrBMAr7dtD7o6o/eKXUq+lzJK9ERXylJFVflOKztfyKIuZmBdnRWb4Sz0xivYVYXV 0+jJuUUzQhi2xcmt3+qisnltTb9CS1Eu9hYJQf4Srs05zG5glGtTFzdemxgRWWbd/HWz 0K8/Up8sVx2AYRoEJFOrbrNczvbnzFHi5/2yuxpbAU8UXNPU6a4Ch4HqSuw572zpRM1p yN3A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=FVedIOrmGpOcaFRJmHXTB7UeLVU4DsMUhFHAazuTakE=; b=XVPHJ5dBZw/jGr60iGrFfCQ2KUXMn0V/shUA3JzXBGDi+OOGC6WonclwdCtn/y+BQD vh2SGunpTDhPELpRhtU57zynwM3tytt2lp3hCEqzEWfVRzZqw42I65fmY9IGMo4+vDZK 3qVffFP7sMN3VijVZnjDaU5oI+E4cZ28AuFCfofl7bR3OpzM0PAazyvZKJaZ0xaxhwy2 2ZMu51oWZQc5HldXO++GwOh9wUX5/oyEvLd57lDl+fOrIc6OVu6+yoCDOjbtiYStc5Mm YhQtTN7suLL2/PMWqWBrUQ/4PP2dtmPvqYVoWVMOiVjfzQRADaqpyYv2LAZClbU5ybsr NRug== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=IBz2xZzc; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id r15si4923115pfq.169.2019.05.24.08.37.00; Fri, 24 May 2019 08:37:16 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=IBz2xZzc; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2390314AbfEXPfk (ORCPT + 99 others); Fri, 24 May 2019 11:35:40 -0400 Received: from mail-lf1-f67.google.com ([209.85.167.67]:35154 "EHLO mail-lf1-f67.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S2390083AbfEXPff (ORCPT ); Fri, 24 May 2019 11:35:35 -0400 Received: by mail-lf1-f67.google.com with SMTP id c17so7502189lfi.2; Fri, 24 May 2019 08:35:33 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20161025; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=FVedIOrmGpOcaFRJmHXTB7UeLVU4DsMUhFHAazuTakE=; b=IBz2xZzcryLkEF3QwZxXBNQMWVKKacms5g+HthecLOEVvmicKQfcbyEZOj2hjvWoRM 5jkTawDL6utDEqFajkvCljhNAEe8ueRqpO8UEx0bIHfhJeSSNYfU+vCvlz8us0OvNT4L Fr8/XUgd+lARCIwxpbT8kgLbtOdHJywbDhf/+Kim4VRbzpMwU3Q54qiJpew8jxVguXhp H7C1/x0lr3AAemtgF85aaIHGIaPJbb/9xIHnpyMrkXuWsdmelm0WSB2qjM9FsZysfjDJ iasRy7gsd5uAdLlWacqm+Tn3McW15gfIPYcpJ54raFP61202d6Vmj1VwgJBhnfSBBdUR 8fZg== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=FVedIOrmGpOcaFRJmHXTB7UeLVU4DsMUhFHAazuTakE=; b=T+9MfYnI9DJ42HiYA5NjFAl9hrE0wAy+tWKjzJ/PBUr7VjmkzaG4JnBblBMnD4BAkh 5UcAdGn7MpsFD+ndXsbob5GLE0Mpo5heAvgtmEsp4KZhlYmLOUm4TdLcq9x66pWP4Q8V v8DaXRNjES/ZBolx3zjFDx+WD/x761i/FT+rLJ74NCY73GdAPNJy7SjuNOOTSHCGix/x ziiEwh05N2M5NcHEAlsUymgJyK/RspOPC/z/clwQi6BdvnpufXYBt5FtVWcNSLeqSVhl omfhAcPp6U7Ghd3xamu+XgLT6ciky4K7E0u1QuGI3uWuP+v9KAZBVV+uNQuGWBQm/iHy EDnQ== X-Gm-Message-State: APjAAAWTqDezc3+XqPaoObB5Pm3HyrOSmNVt/XXb1b9fRbGohX9JhyDa BPb05c24mOQ0eVt7mTf9SoI= X-Received: by 2002:a19:cdce:: with SMTP id d197mr4648620lfg.161.1558712132268; Fri, 24 May 2019 08:35:32 -0700 (PDT) Received: from localhost.localdomain ([94.29.35.141]) by smtp.gmail.com with ESMTPSA id y14sm572316ljh.60.2019.05.24.08.35.31 (version=TLS1_2 cipher=ECDHE-RSA-AES128-GCM-SHA256 bits=128/128); Fri, 24 May 2019 08:35:31 -0700 (PDT) From: Dmitry Osipenko To: Daniel Lezcano , Thomas Gleixner , Joseph Lo , Thierry Reding , Jonathan Hunter , Peter De Schrijver Cc: linux-tegra@vger.kernel.org, linux-kernel@vger.kernel.org, Nicolas Chauvet Subject: [PATCH v3 6/8] clocksource/drivers/tegra: Minor code clean up Date: Fri, 24 May 2019 18:32:51 +0300 Message-Id: <20190524153253.28564-7-digetx@gmail.com> X-Mailer: git-send-email 2.21.0 In-Reply-To: <20190524153253.28564-1-digetx@gmail.com> References: <20190524153253.28564-1-digetx@gmail.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Correct typo and use proper upper casing for acronyms in the comments, use common style for error messages, prepend error messages with "tegra-timer:", add error message for cpuhp_setup_state() failure and clean up whitespaces in the code to fix checkpatch warnings. Signed-off-by: Dmitry Osipenko --- drivers/clocksource/timer-tegra20.c | 43 ++++++++++++++++------------- 1 file changed, 24 insertions(+), 19 deletions(-) diff --git a/drivers/clocksource/timer-tegra20.c b/drivers/clocksource/timer-tegra20.c index 18b81d814b3b..12784a82fd57 100644 --- a/drivers/clocksource/timer-tegra20.c +++ b/drivers/clocksource/timer-tegra20.c @@ -15,6 +15,8 @@ * */ +#define pr_fmt(fmt) "tegra-timer: " fmt + #include #include #include @@ -30,13 +32,13 @@ #include "timer-of.h" -#define RTC_SECONDS 0x08 -#define RTC_SHADOW_SECONDS 0x0c -#define RTC_MILLISECONDS 0x10 +#define RTC_SECONDS 0x08 +#define RTC_SHADOW_SECONDS 0x0c +#define RTC_MILLISECONDS 0x10 -#define TIMERUS_CNTR_1US 0x10 -#define TIMERUS_USEC_CFG 0x14 -#define TIMERUS_CNTR_FREEZE 0x4c +#define TIMERUS_CNTR_1US 0x10 +#define TIMERUS_USEC_CFG 0x14 +#define TIMERUS_CNTR_FREEZE 0x4c #define TIMER_PTV 0x0 #define TIMER_PTV_EN BIT(31) @@ -57,7 +59,7 @@ static u32 usec_config; static void __iomem *timer_reg_base; static int tegra_timer_set_next_event(unsigned long cycles, - struct clock_event_device *evt) + struct clock_event_device *evt) { void __iomem *reg_base = timer_of_base(to_timer_of(evt)); @@ -178,15 +180,17 @@ static struct timer_of suspend_rtc_to = { /* * tegra_rtc_read - Reads the Tegra RTC registers - * Care must be taken that this funciton is not called while the + * Care must be taken that this function is not called while the * tegra_rtc driver could be executing to avoid race conditions * on the RTC shadow register */ static u64 tegra_rtc_read_ms(struct clocksource *cs) { void __iomem *reg_base = timer_of_base(&suspend_rtc_to); + u32 ms = readl_relaxed(reg_base + RTC_MILLISECONDS); u32 s = readl_relaxed(reg_base + RTC_SHADOW_SECONDS); + return (u64)s * MSEC_PER_SEC + ms; } @@ -231,7 +235,7 @@ static int __init tegra_init_timer(struct device_node *np, bool tegra20) to = this_cpu_ptr(&tegra_to); ret = timer_of_init(np, to); - if (ret < 0) + if (ret) goto out; timer_reg_base = timer_of_base(to); @@ -290,8 +294,7 @@ static int __init tegra_init_timer(struct device_node *np, bool tegra20) cpu_to->clkevt.cpumask = cpumask_of(cpu); cpu_to->clkevt.irq = irq_of_parse_and_map(np, idx); if (!cpu_to->clkevt.irq) { - pr_err("%s: can't map IRQ for CPU%d\n", - __func__, cpu); + pr_err("failed to map irq for cpu%d\n", cpu); ret = -EINVAL; goto out_irq; } @@ -301,8 +304,8 @@ static int __init tegra_init_timer(struct device_node *np, bool tegra20) IRQF_TIMER | IRQF_NOBALANCING, cpu_to->clkevt.name, &cpu_to->clkevt); if (ret) { - pr_err("%s: cannot setup irq %d for CPU%d\n", - __func__, cpu_to->clkevt.irq, cpu); + pr_err("failed to set up irq for cpu%d: %d\n", + cpu, ret); irq_dispose_mapping(cpu_to->clkevt.irq); cpu_to->clkevt.irq = 0; goto out_irq; @@ -321,11 +324,14 @@ static int __init tegra_init_timer(struct device_node *np, bool tegra20) register_current_timer_delay(&tegra_delay_timer); #endif - cpuhp_setup_state(CPUHP_AP_TEGRA_TIMER_STARTING, - "AP_TEGRA_TIMER_STARTING", tegra_timer_setup, - tegra_timer_stop); + ret = cpuhp_setup_state(CPUHP_AP_TEGRA_TIMER_STARTING, + "AP_TEGRA_TIMER_STARTING", tegra_timer_setup, + tegra_timer_stop); + if (ret) + pr_err("failed to set up cpu hp state: %d\n", ret); return ret; + out_irq: for_each_possible_cpu(cpu) { struct timer_of *cpu_to; @@ -338,6 +344,7 @@ static int __init tegra_init_timer(struct device_node *np, bool tegra20) } out: timer_of_cleanup(to); + return ret; } @@ -361,8 +368,6 @@ static int __init tegra20_init_rtc(struct device_node *np) if (ret) return ret; - clocksource_register_hz(&suspend_rtc_clocksource, 1000); - - return 0; + return clocksource_register_hz(&suspend_rtc_clocksource, 1000); } TIMER_OF_DECLARE(tegra20_rtc, "nvidia,tegra20-rtc", tegra20_init_rtc); -- 2.21.0