Received: by 2002:a25:ab43:0:0:0:0:0 with SMTP id u61csp611399ybi; Fri, 24 May 2019 08:39:18 -0700 (PDT) X-Google-Smtp-Source: APXvYqyzr+VwzHFrncITLbnqFtmBNwXQ+bmyrrv2RlnBVSZ5TsmYKeGufLA5TDG/N63P4iHRGk1C X-Received: by 2002:a62:e217:: with SMTP id a23mr69030627pfi.128.1558712358607; Fri, 24 May 2019 08:39:18 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1558712358; cv=none; d=google.com; s=arc-20160816; b=lrxOLDaiOYETPcIB8qnbqANTeb6CZryYNd6hSsXdOMknsaZijeWmNg1FZVnZrAUMhR xYUXKRhFUQw+ge9KlJyiiUkGzsXkiPFm32jSCdS01j/j282NBq9m7B6+4IFDQvxMr3s7 FOqRD/Zl3z7UtLIN3l2LteR8tM7GZPa+2jTWE+2TXm8PIpAyW4cJiU19uZ8QJ/p1CQUW aGJ2meKmqrn9fLaecjlHlT+Kyf0HbXyivpfhhjEJGmIocxefzUKhS3XnzgLDO1o3Xo5S sYo5mAMzeX9vxhAnY2/jl5fpGIHsgdKAm+5oAdtmUnzEdOU9QVEN2gS4smPq3sY2xVOk mOoA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=ljHJzlH15H5xJbtWlMPrYUZUURDvwfZd1b/t/CFjvXs=; b=J+7xtjFIrBnUCAc+7zPsXcR+rmpu34mKlBvCJdp1um8LwrgMRMPuVOlPEP1mbYKH+R h8yeyYksoXNgdAOZdY37HaiqXHmKgC7EGMgemhChoWCloBUKh6OkTgupj3wlwZmLGDqJ JPNt0eroQwDldMYAKf6sFarLPJBy8p1M8wPNC5ulTJdZzQHfHyPJ1bhaKDw31LdQcFAJ LCen9ND2EiTRNKnLZG/uJtPJwrzxAIPm82cCq/D6tqwtJrvcF9BjRDbIFCHIUbmY3AkX 2Yey9wQvuutJkK1CfkAO8LBGjFnMWlIbys5mCQbGfPsl/k5dJylJItbFg6KqjaL2NdDa WqoA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=RBG16dYM; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id s14si4956593pfa.91.2019.05.24.08.39.02; Fri, 24 May 2019 08:39:18 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=RBG16dYM; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2389962AbfEXPfc (ORCPT + 99 others); Fri, 24 May 2019 11:35:32 -0400 Received: from mail-lj1-f196.google.com ([209.85.208.196]:40723 "EHLO mail-lj1-f196.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S2389203AbfEXPfb (ORCPT ); Fri, 24 May 2019 11:35:31 -0400 Received: by mail-lj1-f196.google.com with SMTP id q62so9040168ljq.7; Fri, 24 May 2019 08:35:28 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20161025; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=ljHJzlH15H5xJbtWlMPrYUZUURDvwfZd1b/t/CFjvXs=; b=RBG16dYMvckODdh7rcktnYQ/69tBwBmcgNQBpbnZURjBbr9z3timSjf0R65p/Fi1If VjgE3kCSg3dWfXeEFuQA2KTSy3AOhdjGvAPgza6l7AL9/hHH7LW87utw89k5gLdJKLs5 8EcJU+o5STHAsQzFkaLcZeAI0AHYvPutURxeALhfYLgIDCN6qpQkd79LYMySQecHznpK OAUWCAneoOW6RPKYa7dAGXkiJ4YY7yGx91eJd/6+yTFwGcumWTAT7GjMyH4UGESHUKLF tpOUAUJF5Q3IQKM9E7HOJOfH56oyDrPpxkhJqSl1f7EY119ygX4q7lXytUNCvkpUwqIP uwfg== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=ljHJzlH15H5xJbtWlMPrYUZUURDvwfZd1b/t/CFjvXs=; b=aUi1VQFbkd3/9DTZi/t5i65sQNgcpPyuKpPRZNxSAebzl9LYUGICptpaCeTLvjmoEF K9Ug6eNGdWE12Vw79T21vGLSkeSm+ps1ljFmAvGs5DadWEIgoMsUSfgoBaDERedNWnf8 fZljaVzo59ByKrb8ePrzyRs7unak7KMfjptt5oLOGTuRCAfH/mNsUrCijLee08Jv2H53 Z1VMGyu5oWsYlM94Uz0QV8HYHK1uTw8uV/Ct90pJEjdx0yQHnRljSwUZe9yxaKq4Bepw 8VQOiPCU8vmdKNp3tsZrqlPv/7z7nGJQNIg0Iq9TQSNObKOHv51jNw0tYOHKhw5dfgwk nUeQ== X-Gm-Message-State: APjAAAX3dCayeka0sX+pcY8QYRi1aLIMaavH8qJqCYo66o7Kpw0IOPfH FHxjz5ffEkaTrmZffwNT+JEjqIPz X-Received: by 2002:a2e:1412:: with SMTP id u18mr18436497ljd.197.1558712128086; Fri, 24 May 2019 08:35:28 -0700 (PDT) Received: from localhost.localdomain ([94.29.35.141]) by smtp.gmail.com with ESMTPSA id y14sm572316ljh.60.2019.05.24.08.35.27 (version=TLS1_2 cipher=ECDHE-RSA-AES128-GCM-SHA256 bits=128/128); Fri, 24 May 2019 08:35:27 -0700 (PDT) From: Dmitry Osipenko To: Daniel Lezcano , Thomas Gleixner , Joseph Lo , Thierry Reding , Jonathan Hunter , Peter De Schrijver Cc: linux-tegra@vger.kernel.org, linux-kernel@vger.kernel.org, Nicolas Chauvet Subject: [PATCH v3 2/8] clocksource/drivers/tegra: Unify timer code Date: Fri, 24 May 2019 18:32:47 +0300 Message-Id: <20190524153253.28564-3-digetx@gmail.com> X-Mailer: git-send-email 2.21.0 In-Reply-To: <20190524153253.28564-1-digetx@gmail.com> References: <20190524153253.28564-1-digetx@gmail.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Tegra132 is 64bit platform and it has the tegra20-timer hardware unit. Right now the corresponding timer code isn't compiled for ARM64, remove ifdef'iness from the code and compile tegra20-timer for both 32 and 64 bit platforms. Also note that like the older generations, Tegra210 has the microseconds counter, hence the timer_us clocksource is now made available for Tegra210 as well. Signed-off-by: Dmitry Osipenko --- drivers/clocksource/timer-tegra20.c | 111 +++++++++++++++------------- 1 file changed, 60 insertions(+), 51 deletions(-) diff --git a/drivers/clocksource/timer-tegra20.c b/drivers/clocksource/timer-tegra20.c index 58e8bb6deac9..57e7aa2b80a3 100644 --- a/drivers/clocksource/timer-tegra20.c +++ b/drivers/clocksource/timer-tegra20.c @@ -30,10 +30,6 @@ #include "timer-of.h" -#ifdef CONFIG_ARM -#include -#endif - #define RTC_SECONDS 0x08 #define RTC_SHADOW_SECONDS 0x0c #define RTC_MILLISECONDS 0x10 @@ -48,25 +44,17 @@ #define TIMER_PCR 0x4 #define TIMER_PCR_INTR_CLR BIT(30) -#ifdef CONFIG_ARM -#define TIMER_CPU0 0x00 /* TIMER1 */ -#define TIMER_CPU2 0x50 /* TIMER3 */ +#define TIMER1_BASE 0x00 +#define TIMER2_BASE 0x08 +#define TIMER3_BASE 0x50 +#define TIMER4_BASE 0x58 +#define TIMER10_BASE 0x90 + #define TIMER1_IRQ_IDX 0 -#define IRQ_IDX_FOR_CPU(cpu) (TIMER1_IRQ_IDX + cpu) -#define TIMER_BASE_FOR_CPU(cpu) \ - (((cpu) & 1) * 8 + ((cpu) < 2 ? TIMER_CPU0 : TIMER_CPU2)) -#else -#define TIMER_CPU0 0x90 /* TIMER10 */ #define TIMER10_IRQ_IDX 10 -#define IRQ_IDX_FOR_CPU(cpu) (TIMER10_IRQ_IDX + cpu) -#define TIMER_BASE_FOR_CPU(cpu) (TIMER_CPU0 + (cpu) * 8) -#endif static u32 usec_config; static void __iomem *timer_reg_base; -#ifdef CONFIG_ARM -static struct delay_timer tegra_delay_timer; -#endif static int tegra_timer_set_next_event(unsigned long cycles, struct clock_event_device *evt) @@ -164,17 +152,23 @@ static int tegra_timer_stop(unsigned int cpu) return 0; } -#ifdef CONFIG_ARM static u64 notrace tegra_read_sched_clock(void) { return readl(timer_reg_base + TIMERUS_CNTR_1US); } +#ifdef CONFIG_ARM static unsigned long tegra_delay_timer_read_counter_long(void) { return readl(timer_reg_base + TIMERUS_CNTR_1US); } +static struct delay_timer tegra_delay_timer = { + .read_current_timer = tegra_delay_timer_read_counter_long, + .freq = 1000000, +}; +#endif + static struct timer_of suspend_rtc_to = { .flags = TIMER_OF_BASE | TIMER_OF_CLOCK, }; @@ -199,9 +193,34 @@ static struct clocksource suspend_rtc_clocksource = { .mask = CLOCKSOURCE_MASK(32), .flags = CLOCK_SOURCE_IS_CONTINUOUS | CLOCK_SOURCE_SUSPEND_NONSTOP, }; -#endif -static int tegra_init_timer(struct device_node *np, bool tegra20) +static inline unsigned int tegra_base_for_cpu(int cpu, bool tegra20) +{ + if (tegra20) { + switch (cpu) { + case 0: + return TIMER1_BASE; + case 1: + return TIMER2_BASE; + case 2: + return TIMER3_BASE; + default: + return TIMER4_BASE; + } + } + + return TIMER10_BASE + cpu * 8; +} + +static inline unsigned int tegra_irq_idx_for_cpu(int cpu, bool tegra20) +{ + if (tegra20) + return TIMER1_IRQ_IDX + cpu; + + return TIMER10_IRQ_IDX + cpu; +} + +static int __init tegra_init_timer(struct device_node *np, bool tegra20) { struct timer_of *to; int cpu, ret; @@ -252,6 +271,8 @@ static int tegra_init_timer(struct device_node *np, bool tegra20) for_each_possible_cpu(cpu) { struct timer_of *cpu_to = per_cpu_ptr(&tegra_to, cpu); + unsigned int base = tegra_base_for_cpu(cpu, tegra20); + unsigned int idx = tegra_irq_idx_for_cpu(cpu, tegra20); /* * TIMER1-9 are fixed to 1MHz, TIMER10-13 are running off the @@ -260,10 +281,10 @@ static int tegra_init_timer(struct device_node *np, bool tegra20) if (tegra20) cpu_to->of_clk.rate = 1000000; - cpu_to->of_base.base = timer_reg_base + TIMER_BASE_FOR_CPU(cpu); + cpu_to = per_cpu_ptr(&tegra_to, cpu); + cpu_to->of_base.base = timer_reg_base + base; cpu_to->clkevt.cpumask = cpumask_of(cpu); - cpu_to->clkevt.irq = - irq_of_parse_and_map(np, IRQ_IDX_FOR_CPU(cpu)); + cpu_to->clkevt.irq = irq_of_parse_and_map(np, idx); if (!cpu_to->clkevt.irq) { pr_err("%s: can't map IRQ for CPU%d\n", __func__, cpu); @@ -283,6 +304,18 @@ static int tegra_init_timer(struct device_node *np, bool tegra20) } } + sched_clock_register(tegra_read_sched_clock, 32, 1000000); + + ret = clocksource_mmio_init(timer_reg_base + TIMERUS_CNTR_1US, + "timer_us", 1000000, + 300, 32, clocksource_mmio_readl_up); + if (ret) + pr_err("failed to register clocksource: %d\n", ret); + +#ifdef CONFIG_ARM + register_current_timer_delay(&tegra_delay_timer); +#endif + cpuhp_setup_state(CPUHP_AP_TEGRA_TIMER_STARTING, "AP_TEGRA_TIMER_STARTING", tegra_timer_setup, tegra_timer_stop); @@ -303,39 +336,17 @@ static int tegra_init_timer(struct device_node *np, bool tegra20) return ret; } -#ifdef CONFIG_ARM64 static int __init tegra210_init_timer(struct device_node *np) { return tegra_init_timer(np, false); } TIMER_OF_DECLARE(tegra210_timer, "nvidia,tegra210-timer", tegra210_init_timer); -#else /* CONFIG_ARM */ + static int __init tegra20_init_timer(struct device_node *np) { - struct timer_of *to; - int err; - - err = tegra_init_timer(np, true); - if (err) - return err; - - to = this_cpu_ptr(&tegra_to); - - sched_clock_register(tegra_read_sched_clock, 32, - timer_of_rate(to)); - err = clocksource_mmio_init(timer_reg_base + TIMERUS_CNTR_1US, - "timer_us", timer_of_rate(to), - 300, 32, clocksource_mmio_readl_up); - if (err) - pr_err("Failed to register clocksource: %d\n", err); - - tegra_delay_timer.read_current_timer = - tegra_delay_timer_read_counter_long; - tegra_delay_timer.freq = timer_of_rate(to); - register_current_timer_delay(&tegra_delay_timer); - - return 0; + return tegra_init_timer(np, true); } +TIMER_OF_DECLARE(tegra20_timer, "nvidia,tegra20-timer", tegra20_init_timer); static int __init tegra20_init_rtc(struct device_node *np) { @@ -350,5 +361,3 @@ static int __init tegra20_init_rtc(struct device_node *np) return 0; } TIMER_OF_DECLARE(tegra20_rtc, "nvidia,tegra20-rtc", tegra20_init_rtc); -TIMER_OF_DECLARE(tegra20_timer, "nvidia,tegra20-timer", tegra20_init_timer); -#endif -- 2.21.0