Received: by 2002:a25:ab43:0:0:0:0:0 with SMTP id u61csp6069600ybi; Wed, 29 May 2019 02:20:06 -0700 (PDT) X-Google-Smtp-Source: APXvYqygBRArpTrQuVU4CanYhrQcAybQ0WyJrI0/QpKBlX7S/Sz/B0bWGMySCNKGdtTJHg87GYib X-Received: by 2002:a17:902:112c:: with SMTP id d41mr24378530pla.33.1559121606191; Wed, 29 May 2019 02:20:06 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1559121606; cv=none; d=google.com; s=arc-20160816; b=wScq2+60uRq2q+RbKNIkaAOeZ3Hf0mGpDge3jyVfrhOc+/KzRclZQOcVTuPFCOv1Rp D6F4JVHNOt9Qkj0q/IFIfD9pgBD+oVQxo3xXzyq12rk3YR3cT2Do2DyFCOd5zx+M2GrJ g6IC23W4y/Z3HN1NLnd8J8T79pbNEobSC6gvpcbYZR16PTOG3U+ZpCgeh6bjIZ14fkr3 8WtqLRoEjrLGjjB0ZNmE6i0kx/zo0IKv8w7l6QTgZ7Z512l3/nQjbauJUvNhUsZ3+hQU IJMHKvDbTfLuP4hR9SsdDJCVpxqNX5ShQ9rzjeZVL54Y6/qecuzhZ7GVbpALbyE52Kh9 iepA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:dkim-signature:mime-version:message-id :date:subject:cc:to:from; bh=R5/eMVjqBGrmlh8gW6+X0+5WtMkn8HWkBhV9avG/N5Q=; b=B5bRbZIcvlgt0sZTzDKzPmYEP1wuWHn0aditfuC3hYbiHtvUCoSon/5RBmWBvq6W8O Sprve6+NbPBzT8euWAMO40FTRFzClJ8gAxcTj6lmTUhMqK7DtP8hfpHmpmhvWy0MXWIG 5JSfXDAfbFwjhS+Ad7E/s6xy+2eKWW8XJd9/k0NWS5F56sslu7Xlq1bT+fw5xUxgHg7q cKWTjJjZZ6CITYLTz2WA8PIEo7wuH+imeUlqIZY4RhljlddsBTzq0gtX42VDkQfd8KC6 wFFTIi5RJIluWyNIAbv/gVvORkJEQxFYmSYtiYQsxE6yGLd2uDQIzhclB7oKouD279Ep qS5Q== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b=Jn3w4pER; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id u24si5869548pjn.71.2019.05.29.02.19.49; Wed, 29 May 2019 02:20:06 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b=Jn3w4pER; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726653AbfE2JSe (ORCPT + 99 others); Wed, 29 May 2019 05:18:34 -0400 Received: from hqemgate16.nvidia.com ([216.228.121.65]:5485 "EHLO hqemgate16.nvidia.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726012AbfE2JSe (ORCPT ); Wed, 29 May 2019 05:18:34 -0400 Received: from hqpgpgate101.nvidia.com (Not Verified[216.228.121.13]) by hqemgate16.nvidia.com (using TLS: TLSv1.2, DES-CBC3-SHA) id ; Wed, 29 May 2019 02:18:33 -0700 Received: from hqmail.nvidia.com ([172.20.161.6]) by hqpgpgate101.nvidia.com (PGP Universal service); Wed, 29 May 2019 02:18:33 -0700 X-PGP-Universal: processed; by hqpgpgate101.nvidia.com on Wed, 29 May 2019 02:18:33 -0700 Received: from HQMAIL104.nvidia.com (172.18.146.11) by HQMAIL105.nvidia.com (172.20.187.12) with Microsoft SMTP Server (TLS) id 15.0.1473.3; Wed, 29 May 2019 09:18:33 +0000 Received: from hqnvemgw01.nvidia.com (172.20.150.20) by HQMAIL104.nvidia.com (172.18.146.11) with Microsoft SMTP Server (TLS) id 15.0.1473.3 via Frontend Transport; Wed, 29 May 2019 09:18:33 +0000 Received: from moonraker.nvidia.com (Not Verified[10.21.132.148]) by hqnvemgw01.nvidia.com with Trustwave SEG (v7,5,8,10121) id ; Wed, 29 May 2019 02:18:32 -0700 From: Jon Hunter To: Peter De Schrijver , Michael Turquette , Stephen Boyd , Thierry Reding CC: , , , Sameer Pujar , Jon Hunter Subject: [PATCH] clk: tegra210: Fix default rates for HDA clocks Date: Wed, 29 May 2019 10:18:21 +0100 Message-ID: <1559121501-8566-1-git-send-email-jonathanh@nvidia.com> X-Mailer: git-send-email 2.7.4 X-NVConfidentiality: public MIME-Version: 1.0 Content-Type: text/plain DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=nvidia.com; s=n1; t=1559121513; bh=R5/eMVjqBGrmlh8gW6+X0+5WtMkn8HWkBhV9avG/N5Q=; h=X-PGP-Universal:From:To:CC:Subject:Date:Message-ID:X-Mailer: X-NVConfidentiality:MIME-Version:Content-Type; b=Jn3w4pERFvmYGnGKNbHOxcFr7QJNb39Zj3bROvKf0F4AxSQZF1kaWs1RMVNohBnF2 1RwdwKPpoXzKhr5VXVT5kaUuT1Czn/BmlR4hVzA9tbciN2JGK+2yMCyR0LF1CggEww qV9R5waeZEoeZbpMHAiYAxm+OIb4eL+zxBGUXir2DzjEwQYcxup+SPC2qVpT1xx/VB VtwRviEd9DblR/hnhsqB2vnrDvO1NP8Msa9vTOxhKbJSW30LfNuozW8BuqVwRST9Cx ItsMK427/aWfvsLAG23MO/N94A7JoGpQaZhCKVW5J/8HwhJRT+oUZASv2khTjGsh8f 4N2Pl5ffVfySA== Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Currently the default clock rates for the HDA and HDA2CODEC_2X clocks are both 19.2MHz. However, the default rates for these clocks should actually be 51MHz and 48MHz, respectively. Correct the default clock rates for these clocks by specifying them in the clock init table for Tegra210. Signed-off-by: Jon Hunter --- drivers/clk/tegra/clk-tegra210.c | 2 ++ 1 file changed, 2 insertions(+) diff --git a/drivers/clk/tegra/clk-tegra210.c b/drivers/clk/tegra/clk-tegra210.c index ed3c7df75d1e..8b3b3d771813 100644 --- a/drivers/clk/tegra/clk-tegra210.c +++ b/drivers/clk/tegra/clk-tegra210.c @@ -3377,6 +3377,8 @@ static struct tegra_clk_init_table init_table[] __initdata = { { TEGRA210_CLK_I2S3_SYNC, TEGRA210_CLK_CLK_MAX, 24576000, 0 }, { TEGRA210_CLK_I2S4_SYNC, TEGRA210_CLK_CLK_MAX, 24576000, 0 }, { TEGRA210_CLK_VIMCLK_SYNC, TEGRA210_CLK_CLK_MAX, 24576000, 0 }, + { TEGRA210_CLK_HDA, TEGRA210_CLK_PLL_P, 51000000, 0 }, + { TEGRA210_CLK_HDA2CODEC_2X, TEGRA210_CLK_PLL_P, 48000000, 0 }, /* This MUST be the last entry. */ { TEGRA210_CLK_CLK_MAX, TEGRA210_CLK_CLK_MAX, 0, 0 }, }; -- 2.7.4