Received: by 2002:a25:ab43:0:0:0:0:0 with SMTP id u61csp4438955ybi; Mon, 3 Jun 2019 10:52:19 -0700 (PDT) X-Google-Smtp-Source: APXvYqyYIXPP4qktY+S7hTXZnkydBt24UBNvNo8bRMbfB5HxePAM+kHJGL62EAGpsVoqBf76nhtt X-Received: by 2002:a17:902:581:: with SMTP id f1mr31745832plf.343.1559584339313; Mon, 03 Jun 2019 10:52:19 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1559584339; cv=none; d=google.com; s=arc-20160816; b=Snt3KtY9hsUKohFNCV7Gp10DYehCC7WpPDNCOiU3CRMv2B3TeWptvrybRDaF3HH4ee 2/UdOwrDLl/cSlzkZYBUEzoTIJ/KemOBb2CMmrLrOcboIjKzybBzZRHumO6ae4/9o3Ln bSkMBAHhEhTrqm24hF8Unhphzw85HHpci5pqZFEub7bTIWSUZ3TrV7cezicV0ybOP19n TRFlTFJfL3JTfW7Dn+c/h1e9ycxx796KFUrbsEbQlJVIMCQ4/ksv6YTyQ4EFXrkGumMk 2lPx9jlkmPszeaMHX2nYAkQPZZoUwxYYlmahgzpPLuQ08K9kxXFNtxl3nKYMPVepkQvJ oL2g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:user-agent:in-reply-to :content-disposition:mime-version:references:message-id:subject:cc :to:from:date; bh=qzr/WCgN26oKAbwytS9rp9oP1eLLRSsZ3WvBDfq/MJc=; b=q3U2EH7dOXuRxF6fXO/8kOsSMWyiG76+RoLvaM8IYaNoDDUC7LDWxIDGuNe3BaS42V B6XMPJSze80hKa7qpYbdi6+7cDxgJNgV9OHuDYxcyxol++O6i2CnPoff/U7ZYklGp0QG l4wNBnNJensXCC7bmjml6FFFrEDDLVj84FzhE/hCcY0GFWjnyCYU58uJ8aGAAR8ymBOg hVoxA0D5YEUe2oLm2m6fpZI+k2P9OCNCEALeZ0FyHEulFle99XCp8PTN//8MU8EiJqLL 6Gl55I4uxinUUbP3bQKT/YiVlVbVJj4Rs8XX7JzGlXJ2XrK8KF1KkfGgl6guQl2CyBNq sMPQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id p21si18322240plq.328.2019.06.03.10.52.03; Mon, 03 Jun 2019 10:52:19 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1729827AbfFCQ5E (ORCPT + 99 others); Mon, 3 Jun 2019 12:57:04 -0400 Received: from foss.arm.com ([217.140.101.70]:55640 "EHLO foss.arm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727071AbfFCQ5A (ORCPT ); Mon, 3 Jun 2019 12:57:00 -0400 Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.72.51.249]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id AC65A80D; Mon, 3 Jun 2019 09:56:59 -0700 (PDT) Received: from e107155-lin (e107155-lin.cambridge.arm.com [10.1.196.42]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPSA id 2D30F3F5AF; Mon, 3 Jun 2019 09:56:57 -0700 (PDT) Date: Mon, 3 Jun 2019 17:56:51 +0100 From: Sudeep Holla To: Florian Fainelli Cc: peng.fan@nxp.com, robh+dt@kernel.org, mark.rutland@arm.com, jassisinghbrar@gmail.com, kernel@pengutronix.de, linux-imx@nxp.com, shawnguo@kernel.org, festevam@gmail.com, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, andre.przywara@arm.com, van.freenix@gmail.com, Sudeep Holla Subject: Re: [PATCH V2 1/2] DT: mailbox: add binding doc for the ARM SMC mailbox Message-ID: <20190603165651.GA12196@e107155-lin> References: <20190603083005.4304-1-peng.fan@nxp.com> <20190603083005.4304-2-peng.fan@nxp.com> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: User-Agent: Mutt/1.9.4 (2018-02-28) Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Mon, Jun 03, 2019 at 09:22:16AM -0700, Florian Fainelli wrote: > On 6/3/19 1:30 AM, peng.fan@nxp.com wrote: > > From: Peng Fan > > > > The ARM SMC mailbox binding describes a firmware interface to trigger > > actions in software layers running in the EL2 or EL3 exception levels. > > The term "ARM" here relates to the SMC instruction as part of the ARM > > instruction set, not as a standard endorsed by ARM Ltd. > > > > Signed-off-by: Peng Fan > > --- > > > > V2: > > Introduce interrupts as a property. > > > > V1: > > arm,func-ids is still kept as an optional property, because there is no > > defined SMC funciton id passed from SCMI. So in my test, I still use > > arm,func-ids for ARM SIP service. > > > > .../devicetree/bindings/mailbox/arm-smc.txt | 101 +++++++++++++++++++++ > > 1 file changed, 101 insertions(+) > > create mode 100644 Documentation/devicetree/bindings/mailbox/arm-smc.txt > > > > diff --git a/Documentation/devicetree/bindings/mailbox/arm-smc.txt b/Documentation/devicetree/bindings/mailbox/arm-smc.txt > > new file mode 100644 > > index 000000000000..401887118c09 > > --- /dev/null > > +++ b/Documentation/devicetree/bindings/mailbox/arm-smc.txt > > @@ -0,0 +1,101 @@ [...] > > +Optional properties: > > +- arm,func-ids An array of 32-bit values specifying the function > > + IDs used by each mailbox channel. Those function IDs > > + follow the ARM SMC calling convention standard [1]. > > + There is one identifier per channel and the number > > + of supported channels is determined by the length > > + of this array. > > +- interrupts SPI interrupts may be listed for notification, > > + each channel should use a dedicated interrupt > > + line. > > I would not go about defining a specific kind of interrupt, since SPI is > a GIC terminology, this firmware interface could be used in premise with > any parent interrupt controller, for which the concept of a SPI/PPI/SGI > may not be relevant. > While I agree the binding document may not contain specifics, I still don't see how to use SGI with this. Also note it's generally reserved for OS future use(IPC) and using this for other than IPC may be bit challenging IMO. It opens up lots of questions. -- Regards, Sudeep