Received: by 2002:a25:ab43:0:0:0:0:0 with SMTP id u61csp5215856ybi; Tue, 4 Jun 2019 03:14:21 -0700 (PDT) X-Google-Smtp-Source: APXvYqxGbcPetZzfQCZEtcTeX3S9CuHy2Aa30CkugcBvaUlBfUTCzspfwgQibQQjHM0h0vdL5EhT X-Received: by 2002:a63:225b:: with SMTP id t27mr35338534pgm.25.1559643261677; Tue, 04 Jun 2019 03:14:21 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1559643261; cv=none; d=google.com; s=arc-20160816; b=kCwKtCeyZ+56NT4Xx4+3IxXT0MFGYdtZkIYHROhljPYcr2hBofGhKAOifHGRxnePJp DirXoWLs1eNx+XxihRP+HhVGXxeFwIi3CMbRPGR0LyA2cRImGGPxcjfBJba3OkO49wKO OSRuo9jd/K9EFpAg0lKPiv35BH2U91U/LWyyk1rU9FGbisQUWvPg08zg4QT11FnHAGjk YcGtpdG3HEke9TI/DcSJte0iA9/BDud/9JsyOwFKjrAjXfhVed76CAEqFPxkqeXA0Uoj Sk+g9ocC5P7Egu+X1RQixp6OWN88z6ymkX09h9rFeDLIagzgohbo2dzfrrZ8feK5rUY4 KCjw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from; bh=p02ADBE3udVwp3iPGVOXB2QKyfeDgLA9e//yzlgH4/k=; b=ceu68ZpbLdeAqs//Y01wOHy6brkD8cqqVHGvymL+hXWXF3dkGw1gqq2ELssT6MChhA cyddUhy1VKcg6vjAt0m5JyHyan3Ic1CaRcYugCfAwiNzTO1KldtrtXJrfWOoQY5LvEbu iWOf5XHwrdcTBlXKX/EJIRQN246SzaVx0gQDjI4mpgEF8XfZIlWKhfx2gaIXk79SI5zJ OotW3VNgE1JPSprtVYGfYiyrwyHCWoFdMYcK5g+ci5lVCae2FR4PbsOI0570dSqvK0ho ObeyhAji4valO8wtCD3+vF45EQlVBB6FIGNotH2THR7GE54xhJ+w8dYa7AdjXDhxrfbo wuHw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id gn3si11075374plb.321.2019.06.04.03.14.04; Tue, 04 Jun 2019 03:14:21 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727433AbfFDKMg (ORCPT + 99 others); Tue, 4 Jun 2019 06:12:36 -0400 Received: from mailgw02.mediatek.com ([210.61.82.184]:60302 "EHLO mailgw02.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1727367AbfFDKM0 (ORCPT ); Tue, 4 Jun 2019 06:12:26 -0400 X-UUID: 05b8f7322a024332a486d97bd065a167-20190604 X-UUID: 05b8f7322a024332a486d97bd065a167-20190604 Received: from mtkexhb02.mediatek.inc [(172.21.101.103)] by mailgw02.mediatek.com (envelope-from ) (mhqrelay.mediatek.com ESMTP with TLS) with ESMTP id 1176125939; Tue, 04 Jun 2019 18:12:00 +0800 Received: from mtkcas08.mediatek.inc (172.21.101.126) by mtkmbs07n2.mediatek.inc (172.21.101.141) with Microsoft SMTP Server (TLS) id 15.0.1395.4; Tue, 4 Jun 2019 18:11:59 +0800 Received: from mtksdccf07.mediatek.inc (172.21.84.99) by mtkcas08.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1395.4 via Frontend Transport; Tue, 4 Jun 2019 18:11:59 +0800 From: Stu Hsieh To: Mauro Carvalho Chehab , Rob Herring , CK Hu CC: Mark Rutland , Matthias Brugger , Stu Hsieh , , , , , , Subject: [PATCH v4 01/14] dt-bindings: Add binding for MT2712 MIPI-CSI2 Date: Tue, 4 Jun 2019 18:11:42 +0800 Message-ID: <1559643115-15124-2-git-send-email-stu.hsieh@mediatek.com> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1559643115-15124-1-git-send-email-stu.hsieh@mediatek.com> References: <1559643115-15124-1-git-send-email-stu.hsieh@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add MIPI-CSI2 dt-binding for Mediatek MT2712 SoC Signed-off-by: Stu Hsieh --- .../bindings/media/mediatek-mipicsi.txt | 58 +++++++++++++++++++ 1 file changed, 58 insertions(+) create mode 100644 Documentation/devicetree/bindings/media/mediatek-mipicsi.txt diff --git a/Documentation/devicetree/bindings/media/mediatek-mipicsi.txt b/Documentation/devicetree/bindings/media/mediatek-mipicsi.txt new file mode 100644 index 000000000000..e30b6a468129 --- /dev/null +++ b/Documentation/devicetree/bindings/media/mediatek-mipicsi.txt @@ -0,0 +1,58 @@ +* Mediatek MIPI-CSI2 receiver + +Mediatek MIPI-CSI2 receiver is the MIPI Signal capture hardware present in Mediatek SoCs + +Required properties: +- compatible: should be "mediatek,mt2712-mipicsi" +- reg : physical base address of the mipicsi receiver registers and length of + memory mapped region. +- power-domains: a phandle to the power domain, see + Documentation/devicetree/bindings/power/power_domain.txt for details. +- mediatek,larb: must contain the local arbiters in the current Socs, see + Documentation/devicetree/bindings/memory-controllers/mediatek,smi-larb.txt + for details. +- iommus: should point to the respective IOMMU block with master port as + argument, see Documentation/devicetree/bindings/iommu/mediatek,iommu.txt + for details. +- mediatek,seninf_mux_camsv: seninf_mux_camsv the data go through of the mipicsi port + any mipicsi port can contain max four seninf_mux_camsv + The Total seninf_mux_camsv is six for mt2712 +- mediatek,mipicsiid: the id of the mipicsi port, there are two port for mt2712 +- mediatek,mipicsi: the common component of the two mipicsi port +- mediatek,mipicsi_max_vc: the number of virtual channel which subdev used +- mediatek,serdes_link_reg: the register of subdev to get the link status + +Example: + mipicsi0: mipicsi@10217000 { + compatible = "mediatek,mt2712-mipicsi"; + mediatek,mipicsi = <&mipicsi>; + iommus = <&iommu0 M4U_PORT_CAM_DMA0>, + <&iommu0 M4U_PORT_CAM_DMA1>; + mediatek,larb = <&larb2>; + power-domains = <&scpsys MT2712_POWER_DOMAIN_ISP>; + + mediatek,seninf_mux_camsv = <&seninf1_mux_camsv0 + &seninf2_mux_camsv1 + &seninf3_mux_camsv2 + &seninf4_mux_camsv3>; + reg = <0 0x10217000 0 0x60>, + <0 0x15002100 0 0x4>, + <0 0x15002300 0 0x100>; + mediatek,mipicsiid = <0>; + mediatek,mipicsi_max_vc = <4>; + mediatek,serdes_link_reg = <0x49>; + }; + + mipicsi1: mipicsi@10218000 { + compatible = "mediatek,mt2712-mipicsi"; + mediatek,mipicsi = <&mipicsi>; + iommus = <&iommu0 M4U_PORT_CAM_DMA2>; + mediatek,larb = <&larb2>; + power-domains = <&scpsys MT2712_POWER_DOMAIN_ISP>; + mediatek,seninf_mux_camsv = <&seninf5_mux_camsv4 + &seninf6_mux_camsv5>; + reg = <0 0x10218000 0 0x60>, + <0 0x15002500 0 0x4>, + <0 0x15002700 0 0x100>; + mediatek,mipicsiid = <1>; + }; -- 2.18.0