Received: by 2002:a25:ab43:0:0:0:0:0 with SMTP id u61csp3149862ybi; Mon, 10 Jun 2019 05:24:12 -0700 (PDT) X-Google-Smtp-Source: APXvYqx2FCs0b+uRwalScOyOIMp4xmtTQCKsddKG8t4K9BKnkYjqI3WfdJNLUKn7db03Va9NirKx X-Received: by 2002:a65:62ca:: with SMTP id m10mr12310035pgv.57.1560169452105; Mon, 10 Jun 2019 05:24:12 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1560169452; cv=none; d=google.com; s=arc-20160816; b=CJME2BZiXwvJOuME6PnCnKXPER9VA3Sjup0yiOnPo8R6ZnRcThal9qJ3hOTjSaME9U J/SNIorbcxJLveM03VqwMwb41eZ8mKpy72SGh5wDxzMWnq8Riiu+iqNcduZmdI9Ds0Tu TtQPjAfYBI03ZgoQ/pbGA84C2MQ+fghDUONDlwj+FQzLI728pGqnD8znG8dkZAdOXnBE bdqMkwUvf3l64Eke8fED9mHBhnvL0T495hNlWZEQGYLfdK0J18L8svaFW1qMuOAGj0Pf UwQ/QotPKCQdEp8MfOthk9KAR0Q0Y7t8SP/xU6bKgr0og/qNy7fi+XsJUSbGAWcgHfPD rNFw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from; bh=HPpuYUiHr6rm76NclxUwXssk7MhvR60Ar6+aIcE7ygI=; b=ZWQsmCIIAcohkOYJ4UCq2c0XodfFgeSfUYF7SqRJTqZheBWUigEX3aLgFaUvpQ2OO0 OvXMD8dg31mcEFVhvl+BEZgB8Z++MwtjfttXcqBjFvfLgkv63u9wpxJMvGNQgJAjKHhL 4nDf/HbBjoHZrN9SHUQaY8m4m/sDfzQtgBfB2GyHHjJNxiYqJXBR6jJmDjdosfcS9zkB vWSTChJJmwbjSXMVqcV+R2kPk+vMBPJIZkQ7/cm1OAVXHX0xxPhUwisILqCsNp7XJrbc t+yV3IFNpsVLCSNJTtlVvMb8BedebeG2YkvamRahJGjqzkG85u47CDOBLoTX5v37XnFg kN5g== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id o8si9129134pgp.568.2019.06.10.05.23.56; Mon, 10 Jun 2019 05:24:12 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2390006AbfFJMVi (ORCPT + 99 others); Mon, 10 Jun 2019 08:21:38 -0400 Received: from mailgw01.mediatek.com ([210.61.82.183]:28183 "EHLO mailgw01.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S2389572AbfFJMVi (ORCPT ); Mon, 10 Jun 2019 08:21:38 -0400 X-UUID: dc6223ec725d4466b98e191d5e207052-20190610 X-UUID: dc6223ec725d4466b98e191d5e207052-20190610 Received: from mtkcas07.mediatek.inc [(172.21.101.84)] by mailgw01.mediatek.com (envelope-from ) (mhqrelay.mediatek.com ESMTP with TLS) with ESMTP id 858344451; Mon, 10 Jun 2019 20:21:29 +0800 Received: from mtkcas07.mediatek.inc (172.21.101.84) by mtkmbs01n1.mediatek.inc (172.21.101.68) with Microsoft SMTP Server (TLS) id 15.0.1395.4; Mon, 10 Jun 2019 20:21:28 +0800 Received: from localhost.localdomain (10.17.3.153) by mtkcas07.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1395.4 via Frontend Transport; Mon, 10 Jun 2019 20:21:27 +0800 From: Yong Wu To: Joerg Roedel , Matthias Brugger , Robin Murphy , Rob Herring CC: Evan Green , Tomasz Figa , Will Deacon , , , , , , , , , , Nicolas Boichat , , Matthias Kaehlcke Subject: [PATCH v7 16/21] memory: mtk-smi: Add bus_sel for mt8183 Date: Mon, 10 Jun 2019 20:17:55 +0800 Message-ID: <1560169080-27134-17-git-send-email-yong.wu@mediatek.com> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1560169080-27134-1-git-send-email-yong.wu@mediatek.com> References: <1560169080-27134-1-git-send-email-yong.wu@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org There are 2 mmu cells in a M4U HW. we could adjust some larbs entering mmu0 or mmu1 to balance the bandwidth via the smi-common register SMI_BUS_SEL(0x220)(Each larb occupy 2 bits). In mt8183, For better performance, we switch larb1/2/5/7 to enter mmu1 while the others still keep enter mmu0. In mt8173 and mt2712, we don't get the performance issue, Keep its default value(0x0), that means all the larbs enter mmu0. Note: smi gen1(mt2701/mt7623) don't have this bus_sel. And, the base of smi-common is completely different with smi_ao_base of gen1, thus I add new variable for that. CC: Matthias Brugger Signed-off-by: Yong Wu Reviewed-by: Evan Green --- drivers/memory/mtk-smi.c | 22 ++++++++++++++++++++-- 1 file changed, 20 insertions(+), 2 deletions(-) diff --git a/drivers/memory/mtk-smi.c b/drivers/memory/mtk-smi.c index 9790801..08cf40d 100644 --- a/drivers/memory/mtk-smi.c +++ b/drivers/memory/mtk-smi.c @@ -49,6 +49,12 @@ #define SMI_LARB_NONSEC_CON(id) (0x380 + ((id) * 4)) #define F_MMU_EN BIT(0) +/* SMI COMMON */ +#define SMI_BUS_SEL 0x220 +#define SMI_BUS_LARB_SHIFT(larbid) ((larbid) << 1) +/* All are MMU0 defaultly. Only specialize mmu1 here. */ +#define F_MMU1_LARB(larbid) (0x1 << SMI_BUS_LARB_SHIFT(larbid)) + enum mtk_smi_gen { MTK_SMI_GEN1, MTK_SMI_GEN2 @@ -57,6 +63,7 @@ enum mtk_smi_gen { struct mtk_smi_common_plat { enum mtk_smi_gen gen; bool has_gals; + u32 bus_sel; /* Balance some larbs to enter mmu0 or mmu1 */ }; struct mtk_smi_larb_gen { @@ -72,8 +79,8 @@ struct mtk_smi { struct clk *clk_apb, *clk_smi; struct clk *clk_gals0, *clk_gals1; struct clk *clk_async; /*only needed by mt2701*/ - void __iomem *smi_ao_base; - + void __iomem *smi_ao_base; /* only for gen1 */ + void __iomem *base; /* only for gen2 */ const struct mtk_smi_common_plat *plat; }; @@ -410,6 +417,8 @@ static int __maybe_unused mtk_smi_larb_suspend(struct device *dev) static const struct mtk_smi_common_plat mtk_smi_common_mt8183 = { .gen = MTK_SMI_GEN2, .has_gals = true, + .bus_sel = F_MMU1_LARB(1) | F_MMU1_LARB(2) | F_MMU1_LARB(5) | + F_MMU1_LARB(7), }; static const struct of_device_id mtk_smi_common_of_ids[] = { @@ -482,6 +491,11 @@ static int mtk_smi_common_probe(struct platform_device *pdev) ret = clk_prepare_enable(common->clk_async); if (ret) return ret; + } else { + res = platform_get_resource(pdev, IORESOURCE_MEM, 0); + common->base = devm_ioremap_resource(dev, res); + if (IS_ERR(common->base)) + return PTR_ERR(common->base); } pm_runtime_enable(dev); platform_set_drvdata(pdev, common); @@ -497,6 +511,7 @@ static int mtk_smi_common_remove(struct platform_device *pdev) static int __maybe_unused mtk_smi_common_resume(struct device *dev) { struct mtk_smi *common = dev_get_drvdata(dev); + u32 bus_sel = common->plat->bus_sel; int ret; ret = mtk_smi_clk_enable(common); @@ -504,6 +519,9 @@ static int __maybe_unused mtk_smi_common_resume(struct device *dev) dev_err(common->dev, "Failed to enable clock(%d).\n", ret); return ret; } + + if (common->plat->gen == MTK_SMI_GEN2 && bus_sel) + writel(bus_sel, common->base + SMI_BUS_SEL); return 0; } -- 1.9.1