Received: by 2002:a25:ab43:0:0:0:0:0 with SMTP id u61csp5942613ybi; Wed, 12 Jun 2019 11:06:44 -0700 (PDT) X-Google-Smtp-Source: APXvYqzFKjB8SRG7dFbg7O1YVTbOvytsfBXA3EdDYF1aEber4zh8XNxvGvF6WtgdPloJTu2+Omnv X-Received: by 2002:a63:cd4c:: with SMTP id a12mr26150688pgj.362.1560362804465; Wed, 12 Jun 2019 11:06:44 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1560362804; cv=none; d=google.com; s=arc-20160816; b=RjlqgECYSXiBf2fJsUL7+4+C7Xua574/8IuZp17Zo20xbXX3TJwlyZc70+6U0DfU4G 4HLEeKBvIRdXk0oM6rRqxlPpv5yL54+wrgBJphuKjsGHhUHCkU68HNM5DfNQBi9h1A2b tYuZ5OFhPGWxNPpuitYWxbZxG/icSvcoy5Ng5h9wrSh+bBo174Y/IJXx4p2UZh0l9h7X pXZdJY3z1QxxMGkcW02Q0e/bJ5nEjtLyWaqBJbv8Eu6vm2RyRQFX5vMqDKarJU031PPf hWyKSBuw20NTuygUo71GYJSU0T0oLVItCvChlZJ188guNBqS9bdmnEsyqiJPIPbJFGcf fmUA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding :content-language:in-reply-to:mime-version:user-agent:date :message-id:from:references:cc:to:subject; bh=zBCFOHH+UnIP16bs28Xnvvi2AOWoatz3bqC0yWJXglA=; b=l69H0EDq5XRU5+IIVCV6Ei09Q6kzuM5U7pGuxjnq3+/v/6/r7SfgkHDo+lgVhXyyQV XO6e7PDzgwM1sZP8VRvesrqFzpo96XCGF1QMw697UW2h+QkiLoNsNAwKv38rkfXr1z0J QT4ijZYDUW1X0LOPvBKziHE3SSUtT0e8T6WtaTRffhzjWFaX0TmMPvdnwzwj+3RBvGwI ctKBk7ZbW8/i5HVwp4vx84bhi431t9Ez+om8BRVTW9Z1Wj0GdQAlFpBcHfP2LDzCtUaS JBQf+3Ns22Ncm8ZfZ+2IgaQc/jsVpkSt+PSDZh5yLHoNlcicHDBNLrGmtii8RNS2N+m2 6mQg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id j20si449422pjn.6.2019.06.12.11.06.29; Wed, 12 Jun 2019 11:06:44 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2502091AbfFLQYJ (ORCPT + 99 others); Wed, 12 Jun 2019 12:24:09 -0400 Received: from ns.iliad.fr ([212.27.33.1]:55940 "EHLO ns.iliad.fr" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S2502083AbfFLQYJ (ORCPT ); Wed, 12 Jun 2019 12:24:09 -0400 Received: from ns.iliad.fr (localhost [127.0.0.1]) by ns.iliad.fr (Postfix) with ESMTP id 7B63620C11; Wed, 12 Jun 2019 18:24:06 +0200 (CEST) Received: from [192.168.108.49] (freebox.vlq16.iliad.fr [213.36.7.13]) by ns.iliad.fr (Postfix) with ESMTP id 5F6C520BC5; Wed, 12 Jun 2019 18:24:06 +0200 (CEST) Subject: Re: [PATCH] phy: qcom-qmp: Correct READY_STATUS poll break condition To: Bjorn Andersson , Kishon Vijay Abraham I Cc: MSM , LKML , Evan Green , Vivek Gautam , Niklas Cassel , Stanimir Varbanov References: <20190604232443.3417-1-bjorn.andersson@linaro.org> From: Marc Gonzalez Message-ID: <619d2559-6d88-e795-76e0-3078236933ef@free.fr> Date: Wed, 12 Jun 2019 18:24:06 +0200 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:60.0) Gecko/20100101 Thunderbird/60.6.1 MIME-Version: 1.0 In-Reply-To: <20190604232443.3417-1-bjorn.andersson@linaro.org> Content-Type: text/plain; charset=utf-8 Content-Language: en-US Content-Transfer-Encoding: 7bit X-Virus-Scanned: ClamAV using ClamSMTP ; ns.iliad.fr ; Wed Jun 12 18:24:06 2019 +0200 (CEST) Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 05/06/2019 01:24, Bjorn Andersson wrote: > After issuing a PHY_START request to the QMP, the hardware documentation > states that the software should wait for the PCS_READY_STATUS to become > 1. > > With the introduction of c9b589791fc1 ("phy: qcom: Utilize UFS reset > controller") an additional 1ms delay was introduced between the start > request and the check of the status bit. This greatly increases the > chances for the hardware to actually becoming ready before the status > bit is read. > > The result can be seen in that UFS PHY enabling is now reported as a > failure in 10% of the boots on SDM845, which is a clear regression from > the previous rare/occasional failure. > > This patch fixes the "break condition" of the poll to check for the > correct state of the status bit. > > Unfortunately PCIe on 8996 and 8998 does not specify the mask_pcs_ready > register, which means that the code checks a bit that's always 0. So the > patch also fixes these, in order to not regress these targets. > > Cc: stable@vger.kernel.org > Cc: Evan Green > Cc: Marc Gonzalez > Cc: Vivek Gautam > Fixes: 73d7ec899bd8 ("phy: qcom-qmp: Add msm8998 PCIe QMP PHY support") > Fixes: e78f3d15e115 ("phy: qcom-qmp: new qmp phy driver for qcom-chipsets") > Signed-off-by: Bjorn Andersson > --- > > @Kishon, this is a regression spotted in v5.2-rc1, so please consider applying > this towards v5.2. > > drivers/phy/qualcomm/phy-qcom-qmp.c | 4 +++- > 1 file changed, 3 insertions(+), 1 deletion(-) > > diff --git a/drivers/phy/qualcomm/phy-qcom-qmp.c b/drivers/phy/qualcomm/phy-qcom-qmp.c > index cd91b4179b10..43abdfd0deed 100644 > --- a/drivers/phy/qualcomm/phy-qcom-qmp.c > +++ b/drivers/phy/qualcomm/phy-qcom-qmp.c > @@ -1074,6 +1074,7 @@ static const struct qmp_phy_cfg msm8996_pciephy_cfg = { > > .start_ctrl = PCS_START | PLL_READY_GATE_EN, > .pwrdn_ctrl = SW_PWRDN | REFCLK_DRV_DSBL, > + .mask_pcs_ready = PHYSTATUS, > .mask_com_pcs_ready = PCS_READY, > > .has_phy_com_ctrl = true, > @@ -1253,6 +1254,7 @@ static const struct qmp_phy_cfg msm8998_pciephy_cfg = { > > .start_ctrl = SERDES_START | PCS_START, > .pwrdn_ctrl = SW_PWRDN | REFCLK_DRV_DSBL, > + .mask_pcs_ready = PHYSTATUS, > .mask_com_pcs_ready = PCS_READY, > }; > > @@ -1547,7 +1549,7 @@ static int qcom_qmp_phy_enable(struct phy *phy) > status = pcs + cfg->regs[QPHY_PCS_READY_STATUS]; > mask = cfg->mask_pcs_ready; > > - ret = readl_poll_timeout(status, val, !(val & mask), 1, > + ret = readl_poll_timeout(status, val, val & mask, 1, > PHY_INIT_COMPLETE_TIMEOUT); > if (ret) { > dev_err(qmp->dev, "phy initialization timed-out\n"); Your patch made me realize that: msm8998_pciephy_cfg.has_phy_com_ctrl = false thus msm8998_pciephy_cfg.mask_com_pcs_ready is useless, AFAICT. (I copied msm8996_pciephy_cfg for msm8998_pciephy_cfg) Does msm8996_pciephy_cfg really need both mask_pcs_ready AND mask_com_pcs_ready? I'll test your patch tomorrow. Regards.