Received: by 2002:a25:ab43:0:0:0:0:0 with SMTP id u61csp2881256ybi; Mon, 17 Jun 2019 12:00:34 -0700 (PDT) X-Google-Smtp-Source: APXvYqxdnWk81CyzrMg18hAQC3tKMO9mZIcyWUAQgh7vK0MtEuwZZdnmMEQoRu1zYVSulRAMd2ec X-Received: by 2002:aa7:8212:: with SMTP id k18mr66100365pfi.246.1560798034775; Mon, 17 Jun 2019 12:00:34 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1560798034; cv=none; d=google.com; s=arc-20160816; b=eXTB/BQbIl4hQUctISTzMRNoAzvNd7Fdvp6LSLwITpvz+Vb7Q4A+PsNMs/qyjok7jd 69bijJbRSOtceLS7EA9xARla6c94P7VqiPyi3KhHciIJtAhuz+pp3nu6tXsv8YE7IEaJ q+6Mv3+XE4XEA8nlV9ACIRww6ZL+c98WjjLqDIuoO8MXqiJxFaFy95zdBgvMb7HXYN/w KKPa2+JXFU4W/BhcsOW8YKNzcgNY+LA0GahKIKFZ61wo/MP498Ym1YqsHRWlpA+Xr8dD HHI8S7KiaLdjq5tWspCZnPP56S0EgA0uCQTDdAT6ogDp/mHvbf2UaTuJgYUdm/M3xJGL SKIA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :ironport-sdr:ironport-sdr:dkim-signature; bh=x5oDOZhxCkt3ECfCl5UryygJIOtZ6+FRUjB+Bt/pM1M=; b=RfAESV4LRcyczlI1eCIpHsAle3HZxRqMVZHGGSuBgAqf0Ihmpx7y25ZP9YR8lW/+aN z9uMfRKyTSkPXLhEZo2rY0BGj7iJ1gB+n5bIXsWks7f1X7tWk6S2LGvM8EcYFrQdW59/ ErR6kbo15vQmAugQ7IqxBiPdIZKhllIgNEmoSLJLh2dXEz61lSBQRFKudVC7w5P6Q2QB PPQz4roYyQ8JF8X6148skHMMsO8RPTewqFjB6L22XjjYc6jiBcrPP9NaZEXYlP+6z0Ip mVthTPnIVO7GVQ4QkrGQ0mN3bNRSBIoGyXRUAYS1Z5fYqiSw0PynJ+y2AKSzHZ0jLfFu WR7w== ARC-Authentication-Results: i=1; mx.google.com; dkim=fail header.i=@wdc.com header.s=dkim.wdc.com header.b=DNaZRgL4; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=wdc.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id d3si119465pju.18.2019.06.17.12.00.19; Mon, 17 Jun 2019 12:00:34 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=fail header.i=@wdc.com header.s=dkim.wdc.com header.b=DNaZRgL4; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=wdc.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728126AbfFQTAE (ORCPT + 99 others); Mon, 17 Jun 2019 15:00:04 -0400 Received: from esa5.hgst.iphmx.com ([216.71.153.144]:25677 "EHLO esa5.hgst.iphmx.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725497AbfFQTAD (ORCPT ); Mon, 17 Jun 2019 15:00:03 -0400 DKIM-Signature: v=1; a=rsa-sha256; c=simple/simple; d=wdc.com; i=@wdc.com; q=dns/txt; s=dkim.wdc.com; t=1560798002; x=1592334002; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version:content-transfer-encoding; bh=UlrSFoZF245E1zwQ107bOTMAJdrUzCCLZvF7b0tZ2tg=; b=DNaZRgL4zdHRpJ0/KqEpt2hJbr5FbUlcM7ZvQbUr4X+NZYnqKIGNdliD aHBb4os7GYuoQLc4N2LJ9NBeGtbxqra4vZkWPuo9v78nRfX7RGBdNWMvJ L1iAxTOlLXBnKgRTeztiUA29EFEZyGxgktkMi/4H+V/p0oKdzldaZMAj0 i468KVcIDqoZnxVdSzDPlU7B4mms0wZy1YTqteBajGY8sSsNlvcFz2nrK k+RMsPZmV1yfIMqam4UGGzuCEFCqvJSUdW+6wCnQ3w8H6VP3PIaAQ0Zd+ dal9pxfVSQbd8mb4Wet0SJ4njgeYqAqkaoNfewUc1ifr5R48j5/RDeplm g==; X-IronPort-AV: E=Sophos;i="5.63,386,1557158400"; d="scan'208";a="112032238" Received: from uls-op-cesaip02.wdc.com (HELO uls-op-cesaep02.wdc.com) ([199.255.45.15]) by ob1.hgst.iphmx.com with ESMTP; 18 Jun 2019 03:00:02 +0800 IronPort-SDR: 919iY3XecezQUxKfAYKV5ygTKcGN/SIjwLoZuABqQvKSgX/GusjX0cdHeAYr1oLJtke14Xs+O4 DDR3K0IJG9e/XxDLKzVhjyL5sQ7nlW9s/kGJC1lEx3p5b17wWMblVm+K1Y1wY/G29aV2gbYSgz cTGLNLaWJYXKdMMCUpUohtDGjrkTwV3mO4rjeFBLuJ71UxII/vW0l6b/6UFeitZfJ75b/aHb/C 3HRiiOZss5bCJbLH/OQ/LM+vhOvh6ZtdaTIayo1rhCa8PxqXqtkm9x5F+UwPazxmHlJ9BHFKaf NAKIxeSH+uDYnRqMc5mySgVx Received: from uls-op-cesaip01.wdc.com ([10.248.3.36]) by uls-op-cesaep02.wdc.com with ESMTP; 17 Jun 2019 11:59:32 -0700 IronPort-SDR: 2JCAxVtBfWf1/Ip4AceK27iqaxL+NW3HV0REmdIwrZdIKaJV7MLPgJoQvMo+OZnCZNRlIoSgLp 9VknH29VOR/yaYD3b2reDdPQ9aD/0K9uA82ve3SpcQLpUmNwIWBUoK8fxouDSu7VWjdcXiodPw KFxPoPu0UI+H+NJ1ZZ7D5H7FYqphh5l1w0zcU/wf6d6M4OQHwDpyezfHdqpboj1dhKEBfDmYQX dQXMdzFtB0CfoUcdKGZqE1lOmHzKaZKG8C8Jhrm7vi4dVBxaFidyWsLY52H5w2k3RtkFpPy6yT aGQ= Received: from jedi-01.sdcorp.global.sandisk.com (HELO jedi-01.int.fusionio.com) ([10.11.143.218]) by uls-op-cesaip01.wdc.com with ESMTP; 17 Jun 2019 12:00:00 -0700 From: Atish Patra To: linux-kernel@vger.kernel.org Cc: Atish Patra , Sudeep Holla , Rob Herring , Albert Ou , Anup Patel , Catalin Marinas , "David S. Miller" , devicetree@vger.kernel.org, Greg Kroah-Hartman , Ingo Molnar , Jonathan Cameron , Linus Walleij , linux-riscv@lists.infradead.org, Mark Rutland , Mauro Carvalho Chehab , Morten Rasmussen , Otto Sabart , Palmer Dabbelt , Paul Walmsley , "Peter Zijlstra (Intel)" , "Rafael J. Wysocki" , Richard Fontana , Rob Herring , Thomas Gleixner , Will Deacon , linux-arm-kernel@lists.infradead.org, Russell King Subject: [PATCH v7 2/7] dt-binding: cpu-topology: Move cpu-map to a common binding. Date: Mon, 17 Jun 2019 11:59:15 -0700 Message-Id: <20190617185920.29581-3-atish.patra@wdc.com> X-Mailer: git-send-email 2.21.0 In-Reply-To: <20190617185920.29581-1-atish.patra@wdc.com> References: <20190617185920.29581-1-atish.patra@wdc.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org cpu-map binding can be used to described cpu topology for both RISC-V & ARM. It makes more sense to move the binding to document to a common place. The relevant discussion can be found here. https://lkml.org/lkml/2018/11/6/19 Signed-off-by: Atish Patra Reviewed-by: Sudeep Holla Reviewed-by: Rob Herring --- .../topology.txt => cpu/cpu-topology.txt} | 84 +++++++++++++++---- 1 file changed, 68 insertions(+), 16 deletions(-) rename Documentation/devicetree/bindings/{arm/topology.txt => cpu/cpu-topology.txt} (86%) diff --git a/Documentation/devicetree/bindings/arm/topology.txt b/Documentation/devicetree/bindings/cpu/cpu-topology.txt similarity index 86% rename from Documentation/devicetree/bindings/arm/topology.txt rename to Documentation/devicetree/bindings/cpu/cpu-topology.txt index 3b8febb46dad..99918189403c 100644 --- a/Documentation/devicetree/bindings/arm/topology.txt +++ b/Documentation/devicetree/bindings/cpu/cpu-topology.txt @@ -1,12 +1,12 @@ =========================================== -ARM topology binding description +CPU topology binding description =========================================== =========================================== 1 - Introduction =========================================== -In an ARM system, the hierarchy of CPUs is defined through three entities that +In a SMP system, the hierarchy of CPUs is defined through three entities that are used to describe the layout of physical CPUs in the system: - socket @@ -14,9 +14,6 @@ are used to describe the layout of physical CPUs in the system: - core - thread -The cpu nodes (bindings defined in [1]) represent the devices that -correspond to physical CPUs and are to be mapped to the hierarchy levels. - The bottom hierarchy level sits at core or thread level depending on whether symmetric multi-threading (SMT) is supported or not. @@ -25,33 +22,31 @@ threads existing in the system and map to the hierarchy level "thread" above. In systems where SMT is not supported "cpu" nodes represent all cores present in the system and map to the hierarchy level "core" above. -ARM topology bindings allow one to associate cpu nodes with hierarchical groups +CPU topology bindings allow one to associate cpu nodes with hierarchical groups corresponding to the system hierarchy; syntactically they are defined as device tree nodes. -The remainder of this document provides the topology bindings for ARM, based -on the Devicetree Specification, available from: +Currently, only ARM/RISC-V intend to use this cpu topology binding but it may be +used for any other architecture as well. -https://www.devicetree.org/specifications/ +The cpu nodes, as per bindings defined in [4], represent the devices that +correspond to physical CPUs and are to be mapped to the hierarchy levels. -If not stated otherwise, whenever a reference to a cpu node phandle is made its -value must point to a cpu node compliant with the cpu node bindings as -documented in [1]. A topology description containing phandles to cpu nodes that are not compliant -with bindings standardized in [1] is therefore considered invalid. +with bindings standardized in [4] is therefore considered invalid. =========================================== 2 - cpu-map node =========================================== -The ARM CPU topology is defined within the cpu-map node, which is a direct +The ARM/RISC-V CPU topology is defined within the cpu-map node, which is a direct child of the cpus node and provides a container where the actual topology nodes are listed. - cpu-map node - Usage: Optional - On ARM SMP systems provide CPUs topology to the OS. - ARM uniprocessor systems do not require a topology + Usage: Optional - On SMP systems provide CPUs topology to the OS. + Uniprocessor systems do not require a topology description and therefore should not define a cpu-map node. @@ -494,8 +489,65 @@ cpus { }; }; +Example 3: HiFive Unleashed (RISC-V 64 bit, 4 core system) + +{ + #address-cells = <2>; + #size-cells = <2>; + compatible = "sifive,fu540g", "sifive,fu500"; + model = "sifive,hifive-unleashed-a00"; + + ... + cpus { + #address-cells = <1>; + #size-cells = <0>; + cpu-map { + socket0 { + cluster0 { + core0 { + cpu = <&CPU1>; + }; + core1 { + cpu = <&CPU2>; + }; + core2 { + cpu0 = <&CPU2>; + }; + core3 { + cpu0 = <&CPU3>; + }; + }; + }; + }; + + CPU1: cpu@1 { + device_type = "cpu"; + compatible = "sifive,rocket0", "riscv"; + reg = <0x1>; + } + + CPU2: cpu@2 { + device_type = "cpu"; + compatible = "sifive,rocket0", "riscv"; + reg = <0x2>; + } + CPU3: cpu@3 { + device_type = "cpu"; + compatible = "sifive,rocket0", "riscv"; + reg = <0x3>; + } + CPU4: cpu@4 { + device_type = "cpu"; + compatible = "sifive,rocket0", "riscv"; + reg = <0x4>; + } + } +}; =============================================================================== [1] ARM Linux kernel documentation Documentation/devicetree/bindings/arm/cpus.yaml [2] Devicetree NUMA binding description Documentation/devicetree/bindings/numa.txt +[3] RISC-V Linux kernel documentation + Documentation/devicetree/bindings/riscv/cpus.txt +[4] https://www.devicetree.org/specifications/ -- 2.21.0