Received: by 2002:a25:ab43:0:0:0:0:0 with SMTP id u61csp4117164ybi; Tue, 18 Jun 2019 12:06:34 -0700 (PDT) X-Google-Smtp-Source: APXvYqyO3Chj128SSPFHc9Yfa0pgivzKfwGAUo7J1Vna++eYM6d37rtIglofNpE9xvnHNNE7ax1P X-Received: by 2002:aa7:9a01:: with SMTP id w1mr97501028pfj.262.1560884788719; Tue, 18 Jun 2019 12:06:28 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1560884788; cv=none; d=google.com; s=arc-20160816; b=SB5LuEhBgM6Ky/URUeXV77UY6pfF5r5T11JAYwOSpi9frB0GBX7oK+h967utN4SpdC TjcW7DcQ2pneCJ2dpA78RoWblqXvBC9cTh1uFKIYYOk2VEV9F7fi0fgz4qmgFpp//i7W Qz5wm/CxlWPigq1AFWA2lo8PwQc5o6sgUx08YTgpLQOliXjlJaREkYsFCN/42ophU6wh kpYDFyc1DkWhwk76uR/gHC/NRsoblR5njlcHsJkiN3tWr9CmFzh6qSIPOA26RaYuxseV aJTJRsbUs49GHM9EbH5qXR9Ymv095Bg4btfNObXYaKiCnW1Y3+d1f5U6QllKxi24dAJT qjXw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dkim-signature; bh=crY3+4Blcd5CyEG+5RN/KCSOY8xLU3DGLOXBrDhZZbE=; b=p7WqRxyUuhgFvOYE6e0odA4S5WwK6S4XfR2Wro83BVZOLkemKMRQMgRRWAdf+kqNAZ nxtGCm1V05fXxVnUlb5t4NukHwzNVkJXbRONC3/GQuw93RevBFqIUXU9XK0Xjs4GZnPP z/avqJgAT18K8wYUwtiJiyuS9QYVqxVu7XKezuoe6vgfETBoOrG1lT4sJM/icA+UH680 X0xUbqTLA8joXH0nkqOAKwpsQ25BjDEV3WPQ44Ey8eZrH6Myx8YLjUFXqIHHhEf+myaI UxlODbbzrfZlfg3GwZRrKmkTpu82k4n8NOco9AuKFEC5Q880vpNeO7mGy7gVnmZsCvDR Tx1g== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=kdKwCHQU; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 204si872497pgd.520.2019.06.18.12.06.13; Tue, 18 Jun 2019 12:06:28 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=kdKwCHQU; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1730539AbfFRTFz (ORCPT + 99 others); Tue, 18 Jun 2019 15:05:55 -0400 Received: from mail.kernel.org ([198.145.29.99]:40758 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1730196AbfFRTFz (ORCPT ); Tue, 18 Jun 2019 15:05:55 -0400 Received: from localhost.localdomain (unknown [194.230.155.186]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id 80B6320863; Tue, 18 Jun 2019 19:05:49 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1560884754; bh=jXXvRsijbHdSjSp46+Gnvv9t0hiH6dZfxuMdrgfPP4s=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=kdKwCHQUekeguYgskUHWlqZI387UPs/rDnQ++hEuIb/RZ0SAIcp1KCiVR1w1pA3Df gExJXnw7TirweJC2pIbed4utGYBVQRdlTWk8cNaqnvu7mDOpPqpWaJ7FG8te0lY5Fk oAbz/68kBa/rXtsrkw+qx4RwNxAbnbF8PikOriDc= From: Krzysztof Kozlowski To: David Airlie , Daniel Vetter , Rob Herring , Mark Rutland , Kukjin Kim , Catalin Marinas , Will Deacon , Sylwester Nawrocki , Tomasz Figa , Chanwoo Choi , Michael Turquette , Stephen Boyd , Marek Szyprowski , Olof Johansson , dri-devel@lists.freedesktop.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-samsung-soc@vger.kernel.org, linux-clk@vger.kernel.org Cc: Joseph Kogut , Arnd Bergmann , Bartlomiej Zolnierkiewicz , Inki Dae , Krzysztof Kozlowski Subject: [RFT 02/10] clk: samsung: Add bus clock for GPU/G3D on Exynos4412 Date: Tue, 18 Jun 2019 21:05:26 +0200 Message-Id: <20190618190534.4951-3-krzk@kernel.org> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20190618190534.4951-1-krzk@kernel.org> References: <20190618190534.4951-1-krzk@kernel.org> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add ID and gate for bus clock for GPU (Mali 400) on Exynos4412. Signed-off-by: Krzysztof Kozlowski --- drivers/clk/samsung/clk-exynos4.c | 1 + include/dt-bindings/clock/exynos4.h | 1 + 2 files changed, 2 insertions(+) diff --git a/drivers/clk/samsung/clk-exynos4.c b/drivers/clk/samsung/clk-exynos4.c index d2a68a792a21..ed4af7da9c4f 100644 --- a/drivers/clk/samsung/clk-exynos4.c +++ b/drivers/clk/samsung/clk-exynos4.c @@ -961,6 +961,7 @@ static const struct samsung_gate_clock exynos4210_gate_clks[] __initconst = { /* list of gate clocks supported in exynos4x12 soc */ static const struct samsung_gate_clock exynos4x12_gate_clks[] __initconst = { + GATE(CLK_ASYNC_G3D, "async_g3d", "aclk200", GATE_IP_LEFTBUS, 6, 0, 0), GATE(CLK_AUDSS, "audss", "sclk_epll", E4X12_GATE_IP_MAUDIO, 0, 0, 0), GATE(CLK_MDNIE0, "mdnie0", "aclk160", GATE_IP_LCD0, 2, 0, 0), GATE(CLK_ROTATOR, "rotator", "aclk200", E4X12_GATE_IP_IMAGE, 1, 0, 0), diff --git a/include/dt-bindings/clock/exynos4.h b/include/dt-bindings/clock/exynos4.h index a0439ce8e8d3..88ec3968b90a 100644 --- a/include/dt-bindings/clock/exynos4.h +++ b/include/dt-bindings/clock/exynos4.h @@ -187,6 +187,7 @@ #define CLK_MIPI_HSI 349 /* Exynos4210 only */ #define CLK_PIXELASYNCM0 351 #define CLK_PIXELASYNCM1 352 +#define CLK_ASYNC_G3D 353 /* Exynos4x12 only */ #define CLK_PWM_ISP_SCLK 379 /* Exynos4x12 only */ #define CLK_SPI0_ISP_SCLK 380 /* Exynos4x12 only */ #define CLK_SPI1_ISP_SCLK 381 /* Exynos4x12 only */ -- 2.17.1