Received: by 2002:a25:f815:0:0:0:0:0 with SMTP id u21csp1016642ybd; Sat, 22 Jun 2019 21:42:42 -0700 (PDT) X-Google-Smtp-Source: APXvYqw3APc/neChInGwfxrzL3LYOkXFKpmKkI8uUvyN8PwSQ/5Dl8mCWRTx4JbW4PvlJILEqOWI X-Received: by 2002:a63:d70b:: with SMTP id d11mr26395681pgg.178.1561264962650; Sat, 22 Jun 2019 21:42:42 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1561264962; cv=none; d=google.com; s=arc-20160816; b=WKUFNutkD8c/62I7iBDbjxUMG80cREoZg3ARymzCC09nLDfVKOY41i/U+EdRbZKEXu iqPhl7EK7D8Lh8Tsp3kVB/swaeD8s0fASugWZY7MErkThpSzlOQCbCRPGr3YwWPVSRpn 8o85egvtVRs7Xh3WhHezTsGcc7PZRYbzxzVtBLdg5PdX3PTusKuz55/mEszKV+nsiGrb w2YiiaOPkumtYkWRHwOe3GycEnuIucOosfQWQCOGor+xm0BzJNyvEjHxiAoqf2AHRvGV cP841zxTCE7SSBfubci7wlqIzU/3Rm05ZHkVVqEYM93cf5wuBHCVfR1WkJiBtxcrx/sK LzYA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=6GTodnAbHOygvnGCEKC61qFqAye+f/UQAgrolo8mG7g=; b=sdNRziP3aVJkXwXipGlK8Qjx7MmEbhyHJxRSvdkAlTfVnR2iMjcYUoFC1zJjyuavjX woZaFscyBhu7REKMaeXjrCLqUOR/LzlJIioxoBppgxTmRwbkybTtXMDGKkULhSgLptSR ZyEXPSjEqLpfOCT6ETxg30k8+zoZXMYnYTNYz6IEi6T44JBqdAx1b81XBw6ifQvlSglv TWfdfO6iw52NVV9lqhdWixVTdoc7zIPIT8VcSm3kEKM+uO+SwhOPUhktem/xe/G0IFli efZqHr0sALkrX8hHBOLricDqYxEfO9Joy11gi4BirxNY3wgf1LW4AVzPUIJiVMen4m2Y tsuw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id g7si6799818pgq.405.2019.06.22.21.42.26; Sat, 22 Jun 2019 21:42:42 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726437AbfFWEk5 (ORCPT + 99 others); Sun, 23 Jun 2019 00:40:57 -0400 Received: from hermes.aosc.io ([199.195.250.187]:52321 "EHLO hermes.aosc.io" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726050AbfFWEk5 (ORCPT ); Sun, 23 Jun 2019 00:40:57 -0400 Received: from localhost (localhost [127.0.0.1]) (Authenticated sender: icenowy@aosc.io) by hermes.aosc.io (Postfix) with ESMTPSA id 6486F6B5D5; Sun, 23 Jun 2019 04:40:53 +0000 (UTC) From: Icenowy Zheng To: Rob Herring , Maxime Ripard , Chen-Yu Tsai , Linus Walleij Cc: devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, linux-clk@vger.kernel.org, linux-gpio@vger.kernel.org, linux-sunxi@googlegroups.com, Icenowy Zheng Subject: [PATCH v3 9/9] ARM: dts: sun8i: s3: add devicetree for Lichee zero plus w/ S3 Date: Sun, 23 Jun 2019 12:38:01 +0800 Message-Id: <20190623043801.14040-10-icenowy@aosc.io> In-Reply-To: <20190623043801.14040-1-icenowy@aosc.io> References: <20190623043801.14040-1-icenowy@aosc.io> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Lichee zero plus is a core board made by Sipeed, which includes on-board TF slot or SMT SD NAND, and optional SPI NOR or eMMC, a UART debug header, a microUSB slot and a gold finger connector for expansion. It can use either Sochip S3 or Allwinner S3L SoC. Add the basic device tree for the core board, w/o optional onboard storage, and with S3 SoC. Signed-off-by: Icenowy Zheng --- Changes in v3: - Drop common regulator DTSI usage and added vcc3v3 regulator. arch/arm/boot/dts/Makefile | 1 + .../boot/dts/sun8i-s3-lichee-zero-plus.dts | 8 ++++ .../dts/sun8i-s3-s3l-lichee-zero-plus.dtsi | 44 +++++++++++++++++++ 3 files changed, 53 insertions(+) create mode 100644 arch/arm/boot/dts/sun8i-s3-lichee-zero-plus.dts create mode 100644 arch/arm/boot/dts/sun8i-s3-s3l-lichee-zero-plus.dtsi diff --git a/arch/arm/boot/dts/Makefile b/arch/arm/boot/dts/Makefile index c4742afe41a7..d24dec29245e 100644 --- a/arch/arm/boot/dts/Makefile +++ b/arch/arm/boot/dts/Makefile @@ -1113,6 +1113,7 @@ dtb-$(CONFIG_MACH_SUN8I) += \ sun8i-r16-nintendo-super-nes-classic.dtb \ sun8i-r16-parrot.dtb \ sun8i-r40-bananapi-m2-ultra.dtb \ + sun8i-s3-lichee-zero-plus.dtb \ sun8i-t3-cqa3t-bv3.dtb \ sun8i-v3s-licheepi-zero.dtb \ sun8i-v3s-licheepi-zero-dock.dtb \ diff --git a/arch/arm/boot/dts/sun8i-s3-lichee-zero-plus.dts b/arch/arm/boot/dts/sun8i-s3-lichee-zero-plus.dts new file mode 100644 index 000000000000..7d2f6b145190 --- /dev/null +++ b/arch/arm/boot/dts/sun8i-s3-lichee-zero-plus.dts @@ -0,0 +1,8 @@ +// SPDX-License-Identifier: (GPL-2.0+ OR MIT) +/* + * Copyright (C) 2019 Icenowy Zheng + */ + +/dts-v1/; +#include "sun8i-s3.dtsi" +#include "sun8i-s3-s3l-lichee-zero-plus.dtsi" diff --git a/arch/arm/boot/dts/sun8i-s3-s3l-lichee-zero-plus.dtsi b/arch/arm/boot/dts/sun8i-s3-s3l-lichee-zero-plus.dtsi new file mode 100644 index 000000000000..e68f738c3046 --- /dev/null +++ b/arch/arm/boot/dts/sun8i-s3-s3l-lichee-zero-plus.dtsi @@ -0,0 +1,46 @@ +// SPDX-License-Identifier: (GPL-2.0+ OR MIT) +/* + * Copyright (C) 2019 Icenowy Zheng + */ + +#include + +/ { + aliases { + serial0 = &uart0; + }; + + chosen { + stdout-path = "serial0:115200n8"; + }; + + reg_vcc3v3: vcc3v3 { + compatible = "regulator-fixed"; + regulator-name = "vcc3v3"; + regulator-min-microvolt = <3300000>; + regulator-max-microvolt = <3300000>; + }; +}; + +&mmc0 { + broken-cd; + bus-width = <4>; + vmmc-supply = <®_vcc3v3>; + status = "okay"; +}; + +&uart0 { + pinctrl-0 = <&uart0_pb_pins>; + pinctrl-names = "default"; + status = "okay"; +}; + +&usb_otg { + dr_mode = "otg"; + status = "okay"; +}; + +&usbphy { + usb0_id_det-gpios = <&pio 5 6 GPIO_ACTIVE_HIGH>; + status = "okay"; +}; -- 2.21.0