Received: by 2002:a25:f815:0:0:0:0:0 with SMTP id u21csp144633ybd; Tue, 25 Jun 2019 18:27:05 -0700 (PDT) X-Google-Smtp-Source: APXvYqyGJi1O7WETHSiorNS+TuDIKyKIq2NMS9Z3Zmg3yJllnVn6bm3yqNHSHHEwsLZz847WUH3f X-Received: by 2002:a17:90a:7f02:: with SMTP id k2mr1071972pjl.78.1561512425463; Tue, 25 Jun 2019 18:27:05 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1561512425; cv=none; d=google.com; s=arc-20160816; b=m7XWcr3LOrtvUDIem8sWsP8YRYy2hW2vVxen6NQtp2l0gXpWWTEh61aOLsH6rBT0F5 IZ/MDehsNJwGcShyUaSG8P0giMTCeSNpN5VD5N6saZGTt1GAez4/325CvjtR2JDKGp/0 KRmQbOMwyTZAuzq7KMSVoFBzF5MRIfWBT2Us0Ou3wyTRHyOIR+YjIhPwjbnSbUHArj0k PKVlaMc5ftMxzNAkI6rZDMhs7DCu40fmPmdjelYgLavtMQ8m1nVclixVmyfijeU6Vpfg hPR4wAQK6WldE16P6OmvA2cMuWew+gQA0jwwl4FKsWbpx/dSFxd9S1ZA/UI/LvQOpP/R AwMQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from; bh=ZvSjYxnpDRBFQhbmDvvuvlqjR1gd+mUQrN5NwcfZn9A=; b=r6gEjbOvBkNgytxYo/158+div+8sDFS+Ba3Gv4vV0dY7DEgBZLjj8QdIRyXKz2174a JnH8jboYlsJgiduqd0ro8UX/vwnLXt+aDiXtHT6tkmCJTDEeOw4qR6PD/ykcfEG1pRvS axjqaB42o30fhvApRUSvwkprNMg6mZPwsj0GeAH61Mwy3KrYYC5X9r/yc8+nuDTmHa2+ tUDT2gVfOnzrZ6VTa5VjfpBVRpMtOZI2COUVUxq4fgwl+cmJj2/sBl7p3P2y2dL9+/GW prgr8F3UD1rQWGQr/U981y5+cYRP9HUKNQ2bFhKjTKSdIcXktCRaosjNrYsnT+OYQ7K3 E8IA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id d39si1693376pla.371.2019.06.25.18.26.49; Tue, 25 Jun 2019 18:27:05 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726334AbfFZB0Q (ORCPT + 99 others); Tue, 25 Jun 2019 21:26:16 -0400 Received: from inva020.nxp.com ([92.121.34.13]:50886 "EHLO inva020.nxp.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726068AbfFZB0Q (ORCPT ); Tue, 25 Jun 2019 21:26:16 -0400 Received: from inva020.nxp.com (localhost [127.0.0.1]) by inva020.eu-rdc02.nxp.com (Postfix) with ESMTP id D0EC81A0916; Wed, 26 Jun 2019 03:26:13 +0200 (CEST) Received: from invc005.ap-rdc01.nxp.com (invc005.ap-rdc01.nxp.com [165.114.16.14]) by inva020.eu-rdc02.nxp.com (Postfix) with ESMTP id 31FF21A0F96; Wed, 26 Jun 2019 03:26:07 +0200 (CEST) Received: from mega.ap.freescale.net (mega.ap.freescale.net [10.192.208.232]) by invc005.ap-rdc01.nxp.com (Postfix) with ESMTP id 4A463402D5; Wed, 26 Jun 2019 09:25:59 +0800 (SGT) From: Anson.Huang@nxp.com To: mturquette@baylibre.com, sboyd@kernel.org, shawnguo@kernel.org, s.hauer@pengutronix.de, kernel@pengutronix.de, festevam@gmail.com, leonard.crestez@nxp.com, ping.bai@nxp.com, peng.fan@nxp.com, linux-clk@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org Cc: Linux-imx@nxp.com Subject: [PATCH RESEND 2/2] clk: imx8mm: GPT1 clock mux option #5 should be sys_pll1_80m Date: Wed, 26 Jun 2019 09:28:03 +0800 Message-Id: <20190626012803.45627-2-Anson.Huang@nxp.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20190626012803.45627-1-Anson.Huang@nxp.com> References: <20190626012803.45627-1-Anson.Huang@nxp.com> X-Virus-Scanned: ClamAV using ClamSMTP Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Anson Huang i.MX8MM's GPT1 clock mux option #5 should be sys_pll1_80m, NOT sys_pll1_800m, correct it. Fixes: ba5625c3e272 ("clk: imx: Add clock driver support for imx8mm") Signed-off-by: Anson Huang --- drivers/clk/imx/clk-imx8mm.c | 2 +- 1 file changed, 1 insertion(+), 1 deletion(-) diff --git a/drivers/clk/imx/clk-imx8mm.c b/drivers/clk/imx/clk-imx8mm.c index 516e68d..d1a84f7 100644 --- a/drivers/clk/imx/clk-imx8mm.c +++ b/drivers/clk/imx/clk-imx8mm.c @@ -293,7 +293,7 @@ static const char *imx8mm_pwm4_sels[] = {"osc_24m", "sys_pll2_100m", "sys_pll1_1 "sys_pll3_out", "clk_ext2", "sys_pll1_80m", "video_pll1_out", }; static const char *imx8mm_gpt1_sels[] = {"osc_24m", "sys_pll2_100m", "sys_pll1_400m", "sys_pll1_40m", - "video_pll1_out", "sys_pll1_800m", "audio_pll1_out", "clk_ext1" }; + "video_pll1_out", "sys_pll1_80m", "audio_pll1_out", "clk_ext1" }; static const char *imx8mm_wdog_sels[] = {"osc_24m", "sys_pll1_133m", "sys_pll1_160m", "vpu_pll_out", "sys_pll2_125m", "sys_pll3_out", "sys_pll1_80m", "sys_pll2_166m", }; -- 2.7.4