Received: by 2002:a25:f815:0:0:0:0:0 with SMTP id u21csp1531470ybd; Wed, 26 Jun 2019 19:59:45 -0700 (PDT) X-Google-Smtp-Source: APXvYqxvSs+HtOfuGF+HVdVCgM9Yp3EFuoLAL1oijZkbrmmWNNyU8t0cSKvaiBUmLTJ0M8tJLLmO X-Received: by 2002:a17:902:9b81:: with SMTP id y1mr1866746plp.194.1561604385081; Wed, 26 Jun 2019 19:59:45 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1561604385; cv=none; d=google.com; s=arc-20160816; b=uAHsCw6ABw8UnstaqN09CGr0xIYqq0cN3aE4rMJGU1bVEZMu3jNNzXhIMs8Ska9LDT Qfk1aBM85GLeqANfccosZWPebEyNcbOwn6Vw+0vnnd74WHT+zh358CIUWVpckST2uQ8t jevU16OTmiAVBPeuUx37byFNgM+0GjovePbT7jADCsHoa+n4zmSSKLA9rSSjVF9ndO5e AT4Hm5BZnbxnmzeYM9raDcKy5UNeQa5Fs+nS4kxCXvf/TvLamgJWXIZJIAGKveonnOQ3 kFJKUD4VsurLJWCVQQce5C+NIwvJa7d4XHGdXHbjmA/kxTHlhbw4nCrNF+Z7NBgum4se HfoA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=15fW7EJbEqm/hqOVTPdbweBzfeXKRAjibUfGR5BhrnY=; b=KgqFEY+y2r9l+0QrRO3z798+srple8qBcX+F7/nehb77XWjpilSxa6536tI1FwtXR5 22eeLNrFWzPoEqT98l3Vb0+ZYenjrKkXxfrSmBNpWBeUJnHTK8Ecx527JwxEBuFWd5Nv bxH03qjtoaI0GpScsasHjFzLagUFKf+HDBMn9r725F3TO1x9SNGgp7P9SIQBMVhhnfB2 ZmGU/FnbzpwCY4nxOv4wDCboVwCq5KoSeQ8ErSWH1KkQEP8mVbA5vSvQK+dSUoTfXURT uDMMKKInmemKfeB6OmAiwPKi73BT5miht7IFEvq0T7/pLtKDO+YcX76j5RrgKYIQjmDS dI1w== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id u24si1053433plq.430.2019.06.26.19.59.29; Wed, 26 Jun 2019 19:59:45 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727011AbfF0C7O (ORCPT + 99 others); Wed, 26 Jun 2019 22:59:14 -0400 Received: from mailgw02.mediatek.com ([1.203.163.81]:40235 "EHLO mailgw02.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1726913AbfF0C7N (ORCPT ); Wed, 26 Jun 2019 22:59:13 -0400 X-UUID: a5a94bb1b0d94fc68d851f9cbe08af60-20190627 X-UUID: a5a94bb1b0d94fc68d851f9cbe08af60-20190627 Received: from mtkcas36.mediatek.inc [(172.27.4.253)] by mailgw02.mediatek.com (envelope-from ) (mailgw01.mediatek.com ESMTP with TLS) with ESMTP id 722195140; Thu, 27 Jun 2019 10:59:07 +0800 Received: from MTKCAS36.mediatek.inc (172.27.4.186) by MTKMBS33N1.mediatek.inc (172.27.4.75) with Microsoft SMTP Server (TLS) id 15.0.1395.4; Thu, 27 Jun 2019 10:59:06 +0800 Received: from mszsdclx1018.gcn.mediatek.inc (172.27.4.253) by MTKCAS36.mediatek.inc (172.27.4.170) with Microsoft SMTP Server id 15.0.1395.4 via Frontend Transport; Thu, 27 Jun 2019 10:59:04 +0800 From: Jitao Shi To: Rob Herring , Pawel Moll , Mark Rutland , Ian Campbell , , David Airlie , Matthias Brugger CC: Jitao Shi , Thierry Reding , Ajay Kumar , Inki Dae , Rahul Sharma , Sean Paul , Vincent Palatin , Andy Yan , Philipp Zabel , Russell King , , , , , , , Sascha Hauer , , , , , , , Rob Herring Subject: [v5 1/3] dt-bindings: display: mediatek: update dsi supported chips Date: Thu, 27 Jun 2019 10:58:59 +0800 Message-ID: <20190627025901.28418-2-jitao.shi@mediatek.com> X-Mailer: git-send-email 2.21.0 In-Reply-To: <20190627025901.28418-1-jitao.shi@mediatek.com> References: <20190627025901.28418-1-jitao.shi@mediatek.com> MIME-Version: 1.0 Content-Transfer-Encoding: 7BIT Content-Type: text/plain; charset=US-ASCII X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Update device tree binding documentation for the dsi for Mediatek MT8183 SoCs. Signed-off-by: Jitao Shi Acked-by: Rob Herring --- .../devicetree/bindings/display/mediatek/mediatek,dsi.txt | 4 ++-- 1 file changed, 2 insertions(+), 2 deletions(-) diff --git a/Documentation/devicetree/bindings/display/mediatek/mediatek,dsi.txt b/Documentation/devicetree/bindings/display/mediatek/mediatek,dsi.txt index fadf327c7cdf..a19a6cc375ed 100644 --- a/Documentation/devicetree/bindings/display/mediatek/mediatek,dsi.txt +++ b/Documentation/devicetree/bindings/display/mediatek/mediatek,dsi.txt @@ -7,7 +7,7 @@ channel output. Required properties: - compatible: "mediatek,-dsi" - the supported chips are mt2701 and mt8173. + the supported chips are mt2701, mt8173 and mt8183. - reg: Physical base address and length of the controller's registers - interrupts: The interrupt signal from the function block. - clocks: device clocks @@ -26,7 +26,7 @@ The MIPI TX configuration module controls the MIPI D-PHY. Required properties: - compatible: "mediatek,-mipi-tx" - the supported chips are mt2701 and mt8173. + the supported chips are mt2701, mt8173 and mt8183. - reg: Physical base address and length of the controller's registers - clocks: PLL reference clock - clock-output-names: name of the output clock line to the DSI encoder -- 2.21.0