Received: by 2002:a25:ad19:0:0:0:0:0 with SMTP id y25csp3230253ybi; Tue, 2 Jul 2019 04:21:11 -0700 (PDT) X-Google-Smtp-Source: APXvYqwKftOflTAXTMhCkzJ8BWkbsYQY7fUigEUP7jwRM3uSWXGbbKkHaWewV1rxiA2Bw2gI0NEq X-Received: by 2002:a63:c34c:: with SMTP id e12mr29347305pgd.195.1562066470983; Tue, 02 Jul 2019 04:21:10 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1562066470; cv=none; d=google.com; s=arc-20160816; b=iPh3YiVK5TSyHIfbUZVjDLat22CDG/21HI7OvpwY9ZXTzWBAm3oBcZVi/GSlRqW91b cuIb6TdA9T8onyix7GsaW27gotNxUD6gm+Rq50vsyxO16wqxeTXmhTATgmAcKYDEuqvs ieWOXqoHsuXHlToMlT0lsod+X6eIYGv799cub0rbwfpmUp8jhr+rcLKsbUue+2JAVJwx miO4YiUnAWmZxuvrKw4Yrw9hy2JI6hCKsUrNgvtHPxZuCUXLg+oHBrLe/5h4CIeIYPPj rPhIZ/7PuOCUeGlgap3w+eSJZMIGUf67qgdoKI+1ysX5p/GJ/tgaGqYYzUYphTRaWKZh Ip/g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:dkim-signature:content-transfer-encoding :content-language:in-reply-to:mime-version:user-agent:date :message-id:from:references:cc:to:subject; bh=Dq9X1vgzOiGTU9ncjvT6tcogAvFK6UBwOjiod+Q2p30=; b=VwDcNOKOocj5Q5qUOGzB3gN74lJdqso+ly0fIr7fDtQZr+xq8KThH+fYRu8rBU0gnE 998IqACEpMpY6POZ6Dc9sj5cTIXJZjroRgRwYX0c49h9FITy0pSjlVcVnPriDP2ZXz7V 9elImpeE+/o26YpmEE+YYqSkJasBf2h9yrCKK75WvbALgTh2Qa6efZe3U1nBmA/MYTy/ A0C7ZRsE/46xn58eiPrZF7PnA988gLfpePxli/4F9LwmE1rqNUumc14Xtin5gME7j30M jjwxCZhZ1ChAoUQxN9LVt7cY0mXtQRqWGDIXFYe8qcdSy/Ywut6zQWX0pTTURAstaWes xXyw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b=RSCH5jJI; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id y1si13687818pfb.264.2019.07.02.04.20.53; Tue, 02 Jul 2019 04:21:10 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b=RSCH5jJI; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726526AbfGBLUd (ORCPT + 99 others); Tue, 2 Jul 2019 07:20:33 -0400 Received: from hqemgate15.nvidia.com ([216.228.121.64]:13656 "EHLO hqemgate15.nvidia.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725972AbfGBLUc (ORCPT ); Tue, 2 Jul 2019 07:20:32 -0400 Received: from hqpgpgate102.nvidia.com (Not Verified[216.228.121.13]) by hqemgate15.nvidia.com (using TLS: TLSv1.2, DES-CBC3-SHA) id ; Tue, 02 Jul 2019 04:20:33 -0700 Received: from hqmail.nvidia.com ([172.20.161.6]) by hqpgpgate102.nvidia.com (PGP Universal service); Tue, 02 Jul 2019 04:20:30 -0700 X-PGP-Universal: processed; by hqpgpgate102.nvidia.com on Tue, 02 Jul 2019 04:20:30 -0700 Received: from [10.21.132.148] (10.124.1.5) by HQMAIL107.nvidia.com (172.20.187.13) with Microsoft SMTP Server (TLS) id 15.0.1473.3; Tue, 2 Jul 2019 11:20:25 +0000 Subject: Re: [PATCH v3] dmaengine: tegra-apb: Support per-burst residue granularity To: Dmitry Osipenko , Laxman Dewangan , Vinod Koul , Thierry Reding , Ben Dooks CC: , , References: <20190627194728.8948-1-digetx@gmail.com> From: Jon Hunter Message-ID: Date: Tue, 2 Jul 2019 12:20:23 +0100 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:60.0) Gecko/20100101 Thunderbird/60.7.2 MIME-Version: 1.0 In-Reply-To: <20190627194728.8948-1-digetx@gmail.com> X-Originating-IP: [10.124.1.5] X-ClientProxiedBy: HQMAIL105.nvidia.com (172.20.187.12) To HQMAIL107.nvidia.com (172.20.187.13) Content-Type: text/plain; charset="utf-8" Content-Language: en-US Content-Transfer-Encoding: 7bit DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=nvidia.com; s=n1; t=1562066434; bh=Dq9X1vgzOiGTU9ncjvT6tcogAvFK6UBwOjiod+Q2p30=; h=X-PGP-Universal:Subject:To:CC:References:From:Message-ID:Date: User-Agent:MIME-Version:In-Reply-To:X-Originating-IP: X-ClientProxiedBy:Content-Type:Content-Language: Content-Transfer-Encoding; b=RSCH5jJITPtkMKI3SdMzRH1ZpLmv+8AvKvkuiClEBStQcapmzmp1NMc3ZmkpYVb1G zVl3QeNkwBSo9fbi2nGafwOLrdBDQugHgEDsrpguqlHSK8LxcTk8N9TnkqqNJsbHGC loVqngBxoGCBqFre1dC+RRDigfJGdhr6qnRtDsTCzpw9nEIw8a0DMkOa8tq5osLNrZ sLX40gluGOaFbCQgH4kKT4wdwyonrszIUB8QUU66AftunAXQYML02EqC3KfxSVRFGu FDvnaSQlzLeM+nWUWfG4F2HtNvluat4pUoSH/HnQ4U+wWpOsIMIAQeiBFfcU1d0cAv wL+BrklyLWpxA== Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 27/06/2019 20:47, Dmitry Osipenko wrote: > Tegra's APB DMA engine updates words counter after each transferred burst > of data, hence it can report transfer's residual with more fidelity which > may be required in cases like audio playback. In particular this fixes > audio stuttering during playback in a chromium web browser. The patch is > based on the original work that was made by Ben Dooks and a patch from > downstream kernel. It was tested on Tegra20 and Tegra30 devices. > > Link: https://lore.kernel.org/lkml/20190424162348.23692-1-ben.dooks@codethink.co.uk/ > Link: https://nv-tegra.nvidia.com/gitweb/?p=linux-4.4.git;a=commit;h=c7bba40c6846fbf3eaad35c4472dcc7d8bbc02e5 > Inspired-by: Ben Dooks > Signed-off-by: Dmitry Osipenko > --- > > Changelog: > > v3: Added workaround for a hardware design shortcoming that results > in a words counter wraparound before end-of-transfer bit is set > in a cyclic mode. > > v2: Addressed review comments made by Jon Hunter to v1. We won't try > to get words count if dma_desc is on free list as it will result > in a NULL dereference because this case wasn't handled properly. > > The residual value is now updated properly, avoiding potential > integer overflow by adding the "bytes" to the "bytes_transferred" > instead of the subtraction. > > drivers/dma/tegra20-apb-dma.c | 69 +++++++++++++++++++++++++++++++---- > 1 file changed, 62 insertions(+), 7 deletions(-) > > diff --git a/drivers/dma/tegra20-apb-dma.c b/drivers/dma/tegra20-apb-dma.c > index 79e9593815f1..71473eda28ee 100644 > --- a/drivers/dma/tegra20-apb-dma.c > +++ b/drivers/dma/tegra20-apb-dma.c > @@ -152,6 +152,7 @@ struct tegra_dma_sg_req { > bool last_sg; > struct list_head node; > struct tegra_dma_desc *dma_desc; > + unsigned int words_xferred; > }; > > /* > @@ -496,6 +497,7 @@ static void tegra_dma_configure_for_next(struct tegra_dma_channel *tdc, > tdc_write(tdc, TEGRA_APBDMA_CHAN_CSR, > nsg_req->ch_regs.csr | TEGRA_APBDMA_CSR_ENB); > nsg_req->configured = true; > + nsg_req->words_xferred = 0; > > tegra_dma_resume(tdc); > } > @@ -511,6 +513,7 @@ static void tdc_start_head_req(struct tegra_dma_channel *tdc) > typeof(*sg_req), node); > tegra_dma_start(tdc, sg_req); > sg_req->configured = true; > + sg_req->words_xferred = 0; > tdc->busy = true; > } > > @@ -797,6 +800,61 @@ static int tegra_dma_terminate_all(struct dma_chan *dc) > return 0; > } > > +static unsigned int tegra_dma_sg_bytes_xferred(struct tegra_dma_channel *tdc, > + struct tegra_dma_sg_req *sg_req) > +{ > + unsigned long status, wcount = 0; > + > + if (!list_is_first(&sg_req->node, &tdc->pending_sg_req)) > + return 0; > + > + if (tdc->tdma->chip_data->support_separate_wcount_reg) > + wcount = tdc_read(tdc, TEGRA_APBDMA_CHAN_WORD_TRANSFER); > + > + status = tdc_read(tdc, TEGRA_APBDMA_CHAN_STATUS); > + > + if (!tdc->tdma->chip_data->support_separate_wcount_reg) > + wcount = status; > + > + if (status & TEGRA_APBDMA_STATUS_ISE_EOC) > + return sg_req->req_len; > + > + wcount = get_current_xferred_count(tdc, sg_req, wcount); > + > + if (!wcount) { > + /* > + * If wcount wasn't ever polled for this SG before, then > + * simply assume that transfer hasn't started yet. > + * > + * Otherwise it's the end of the transfer. > + * > + * The alternative would be to poll the status register > + * until EOC bit is set or wcount goes UP. That's so > + * because EOC bit is getting set only after the last > + * burst's completion and counter is less than the actual > + * transfer size by 4 bytes. The counter value wraps around > + * in a cyclic mode before EOC is set(!), so we can't easily > + * distinguish start of transfer from its end. > + */ > + if (sg_req->words_xferred) > + wcount = sg_req->req_len - 4; > + > + } else if (wcount < sg_req->words_xferred) { > + /* > + * This case shall not ever happen because EOC bit > + * must be set once next cyclic transfer is started. I am not sure I follow this and why this condition cannot happen for cyclic transfers. What about non-cyclic transfers? Cheers Jon -- nvpublic