Received: by 2002:a25:ad19:0:0:0:0:0 with SMTP id y25csp788040ybi; Wed, 3 Jul 2019 04:42:55 -0700 (PDT) X-Google-Smtp-Source: APXvYqyefQNWQxPltFk/daAMKN7caejJVl6Nmo3urnFsYH9kXiEMtjsQ35PoQdN0qkjbKnecIxdh X-Received: by 2002:a17:902:8490:: with SMTP id c16mr42846543plo.1.1562154175765; Wed, 03 Jul 2019 04:42:55 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1562154175; cv=none; d=google.com; s=arc-20160816; b=KiLVXNaSfd95uc38UitmVQ1Zmvwt/M2J3xL0k+KpFG711Q16pz/yoYnihGaD6kIJiw XkG53v35AS9A2YQ6jNuyqaXnbIH2XFgqoAlCFG3UhfnZcdfKyDWup8QhCCSbTL+MlQUm vVRgr1QeCqC50G6lXfDC9dqE4iZGirTI3Qe/B0LUSfNraJwgf8pi+4XoTcHsH24GnHOz /FhHkNP9NPM0Bo3LrUH32zIkLLCzrM78S3bO8hfw8z5GrQLQG5Kg47Q4Xbow0A7X5G35 kI+NEC7PwEpY4fYUzI/w4CBXqUZa5bYf8QkVDlu2/SMlGvTeNTzjHGihoO9IoKhADQp4 IzoA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :organization:references:in-reply-to:message-id:subject:cc:to:from :date; bh=syDFnbvhVpgpxA9ZuP8yZnZkF6n3nwokVp/VK1dqNYk=; b=p6E+qWjJuLrxcHgELAgtwyqnME+LhggcyT3ywiVTDvUe+qwj5Ka9or/r13DBk7VdbA g2aYjgcNgBvJwolbE7x66wH6JpnMOPagoa7yldL/8Aevpi7sR2dyZmd0e477TZJq7xLm ZwcWLT4OlAEo6jFvm4j/wyaYZbiK9Qe0XNQure7BxBk+NVPqgFfJIDlx4e9UdYtDRFeO uCMS9nnlhLf+W9d1cBc5e0pMp3ZTFtVs6vXCm1xMN39Ol1M9BbF7fNTxtCa1WvJ9rutX UH4nQB5BvdG50DgkfQ2YDEVCWPJP8G8dkrrsPO8E9BfWT+9VA7IlmGDZZ9RLh0uelKBy 1BYg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=collabora.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id f89si2013996pje.50.2019.07.03.04.42.39; Wed, 03 Jul 2019 04:42:55 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=collabora.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727068AbfGCLkn (ORCPT + 99 others); Wed, 3 Jul 2019 07:40:43 -0400 Received: from bhuna.collabora.co.uk ([46.235.227.227]:38240 "EHLO bhuna.collabora.co.uk" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725820AbfGCLkn (ORCPT ); Wed, 3 Jul 2019 07:40:43 -0400 Received: from localhost (unknown [IPv6:2a01:e0a:2c:6930:5cf4:84a1:2763:fe0d]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) (Authenticated sender: bbrezillon) by bhuna.collabora.co.uk (Postfix) with ESMTPSA id 2AD2B28A8AB; Wed, 3 Jul 2019 12:40:41 +0100 (BST) Date: Wed, 3 Jul 2019 13:40:38 +0200 From: Boris Brezillon To: Naga Sureshkumar Relli Cc: "miquel.raynal@bootlin.com" , "helmut.grohne@intenta.de" , "richard@nod.at" , "dwmw2@infradead.org" , "computersforpeace@gmail.com" , "marek.vasut@gmail.com" , "bbrezillon@kernel.org" , "yamada.masahiro@socionext.com" , "linux-mtd@lists.infradead.org" , "linux-kernel@vger.kernel.org" , Michal Simek Subject: Re: [LINUX PATCH v17 2/2] mtd: rawnand: pl353: Add basic driver for arm pl353 smc nand interface Message-ID: <20190703134038.4256bb43@collabora.com> In-Reply-To: References: <20190625044630.31717-1-naga.sureshkumar.relli@xilinx.com> <20190625044630.31717-2-naga.sureshkumar.relli@xilinx.com> <20190703082544.5b0ea566@collabora.com> <20190703130658.2abe5096@collabora.com> Organization: Collabora X-Mailer: Claws Mail 3.17.3 (GTK+ 2.24.32; x86_64-redhat-linux-gnu) MIME-Version: 1.0 Content-Type: text/plain; charset=US-ASCII Content-Transfer-Encoding: 7bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Wed, 3 Jul 2019 11:29:49 +0000 Naga Sureshkumar Relli wrote: > Hi Boris, > > > -----Original Message----- > > From: Boris Brezillon > > Sent: Wednesday, July 3, 2019 4:37 PM > > To: Naga Sureshkumar Relli > > Cc: miquel.raynal@bootlin.com; helmut.grohne@intenta.de; richard@nod.at; > > dwmw2@infradead.org; computersforpeace@gmail.com; marek.vasut@gmail.com; > > bbrezillon@kernel.org; yamada.masahiro@socionext.com; linux-mtd@lists.infradead.org; linux- > > kernel@vger.kernel.org; Michal Simek > > Subject: Re: [LINUX PATCH v17 2/2] mtd: rawnand: pl353: Add basic driver for arm pl353 > > smc nand interface > > > > On Wed, 3 Jul 2019 08:57:57 +0000 > > Naga Sureshkumar Relli wrote: > > > > > Hi Boris, > > > > > > Thanks for the review. > > > > > > > -----Original Message----- > > > > From: Boris Brezillon > > > > Sent: Wednesday, July 3, 2019 11:56 AM > > > > To: Naga Sureshkumar Relli > > > > Cc: miquel.raynal@bootlin.com; helmut.grohne@intenta.de; > > > > richard@nod.at; dwmw2@infradead.org; computersforpeace@gmail.com; > > > > marek.vasut@gmail.com; vigneshr@ti.com; bbrezillon@kernel.org; > > > > yamada.masahiro@socionext.com; linux- mtd@lists.infradead.org; > > > > linux-kernel@vger.kernel.org > > > > Subject: Re: [LINUX PATCH v17 2/2] mtd: rawnand: pl353: Add basic > > > > driver for arm pl353 smc nand interface > > > > > > > > On Mon, 24 Jun 2019 22:46:30 -0600 > > > > Naga Sureshkumar Relli wrote: > > > > > > > > > > > > > + > > > > > +/** > > > > > + * pl353_nand_exec_op_cmd - Send command to NAND device > > > > > + * @chip: Pointer to the NAND chip info structure > > > > > + * @subop: Pointer to array of instructions > > > > > + * Return: Always return zero > > > > > + */ > > > > > +static int pl353_nand_exec_op_cmd(struct nand_chip *chip, > > > > > + const struct nand_subop *subop) { > > > > > + struct mtd_info *mtd = nand_to_mtd(chip); > > > > > + const struct nand_op_instr *instr; > > > > > + struct pl353_nfc_op nfc_op = {}; > > > > > + struct pl353_nand_controller *xnfc = to_pl353_nand(chip); > > > > > + unsigned long cmd_phase_data = 0, end_cmd_valid = 0; > > > > > + unsigned long end_cmd; > > > > > + unsigned int op_id, len; > > > > > + bool reading; > > > > > + u32 cmdphase_addrflags; > > > > > + > > > > > + pl353_nfc_parse_instructions(chip, subop, &nfc_op); > > > > > + instr = nfc_op.data_instr; > > > > > + op_id = nfc_op.data_instr_idx; > > > > > + pl353_smc_clr_nand_int(); > > > > > + > > > > > + /* Get the command phase address */ > > > > > + if (nfc_op.cmnds[1] != 0) { > > > > > + if (nfc_op.cmnds[0] == NAND_CMD_SEQIN) > > > > > + end_cmd_valid = 0; > > > > > + else > > > > > + end_cmd_valid = 1; > > > > > > > > You're testing the opcode, again. As I said several times, the > > > > ->exec_op() implementation should be opcode agnostic, it should just > > > > ->try > > > > to match sequences of -- cycles. > > > > > > > This driver uses common function for all patterns. > > > There was some discussion happened on v8 series > > > https://lore.kernel.org/patchwork/patch/933639/ > > > There the comments from Miquel was to use an optional property In the > > > pattern Matching, so with this approach, based on the command need to > > > update the end_cmd_valid bit in command phase cycle. > > > So in order to follow that approach, we defined a common pattern > > > matching function And there we are checking the commands. > > > It significantly reduces the code repetition. > > > > That's not what I'm talking about. I'm talking about the explicit 'nfc_op.cmnds[0] == > > NAND_CMD_SEQIN' check, which AFAICT, is wrong, or at the very least, not future-proof > > at all. > Ok. > > > > Let me see if I understand what end_cmd_valid means: it's supposed to be set when the ADDR > > cycles are followed by a CMD cycle. You don't need to check if the first CMD cycle is !SEQIN > > (AKA start programming a page) to know that: just go through the flow of instructions in the > > subop, and check what's coming just after the ADDR instruction. > Ok. then let me update as per the flow of instructions. > > > > > > > > I understand your concern about not to check any NAND command in the > > > drivers under ->exec_op() implementation. > > > But do you see any issues/impact with this? > > > > Yes, I do. Sorry to say that, but the whole driver is coded with specific use-cases (read/write > > page, read param page, etc) in mind, which is exactly what we were trying to avoid when > > designing exec_op(). The goal was to have something that's easily maintainable and does not > > break every time one tests a previously untested chip <-> controller combination. > > > Ok. I understand. > > > > Functionality wise Helmut tested each series and we addressed all the comments in v17 > > series. > > > > Just because it's been tested does not mean it's ready to be merged, sorry. > > > Ok. I will submit next version with the above changes. Note that I didn't bother reading the whole driver, just focused on the exec_op() implementation. Please look at what other drivers are doing before posting a new version and don't hesitate to ask questions if there's something you don't understand. We are already at v17, and unfortunately, the driver is IMO not ready to be merged :-/.