Received: by 2002:a25:ad19:0:0:0:0:0 with SMTP id y25csp2961594ybi; Thu, 4 Jul 2019 23:14:21 -0700 (PDT) X-Google-Smtp-Source: APXvYqwBC0pLbr94mwcE1PtYYQt+squHNT/9occ9iz1hGT4I0FyuYLGFYoUhS02UIZBtDp4yHUbO X-Received: by 2002:a17:90a:3787:: with SMTP id v7mr2763003pjb.33.1562307261655; Thu, 04 Jul 2019 23:14:21 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1562307261; cv=none; d=google.com; s=arc-20160816; b=uWvj1axUHNt3svhtOVOI/QHzEFEFHfTPHERy9eKM+rXMKXFqYVwOMMVO6XMDGapgai aSUuoHs3Rhmh7+6gkHvkiGKdnY4W76kLeWQWansyMB279dCf0U45sHcIag84JjN5Zu0I OHxtXwzEuANmILZvutipgHffR6bsmThjbI2gxJ4widScEbm352+gx5TsYqZzAcoilKAM 0vSlbZzRXWyZvpomLw/TdD9Mgq9uI4mFWESfJXyLPe9sbbwTlFzBk7hZLMEL0oWnY5D4 z7znL9S5t/wIsPijPkvgodo5djsr/NU0DIihWVeEj0ZC4b+2/bX2BSGQNOvuv9Lt7ioB SV5Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:message-id:date:subject:cc :to:from; bh=w1gClf3TWLjHAahS52Z23NMEbNXhFgr+htTozlxF0no=; b=yrC97axSvLbnlpss5zbzRlD4SvNExkmNGQ4mkJu2cK/ZhcFAqXNBK+LSZ4nbL7WG4l ll8m1O7F+2M5DRNJnJCBhp/TK1JqkY/cn2Fah5PaUTwXHsqbT5R22bsrlaejE6cHANHh jpGdGjH3vuD4YOGaL3ivqXF8zfIeJe0VBACQoN8yOuPd1wNlfMF8uTMhWON0ByUj//70 rZRE7xyn2r1pNkvlDnjjqe5I4aCr6G2sccU2FafC5Eyj7MjSdR+YQwn4fJcSNJKVCddx RBw1dXqr0pDMZcs0s+VbnA20npjmwguUWZnCO2/jlp1nAW3S9VbrLm9WXrq6yb9/CT++ DGIg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id f21si7365254pgv.381.2019.07.04.23.14.06; Thu, 04 Jul 2019 23:14:21 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727979AbfGEGNA (ORCPT + 99 others); Fri, 5 Jul 2019 02:13:00 -0400 Received: from szxga06-in.huawei.com ([45.249.212.32]:45796 "EHLO huawei.com" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S1727749AbfGEGM7 (ORCPT ); Fri, 5 Jul 2019 02:12:59 -0400 Received: from DGGEMS407-HUB.china.huawei.com (unknown [172.30.72.58]) by Forcepoint Email with ESMTP id 15964AC643E195250C36; Fri, 5 Jul 2019 14:12:57 +0800 (CST) Received: from huawei.com (10.67.189.167) by DGGEMS407-HUB.china.huawei.com (10.3.19.207) with Microsoft SMTP Server id 14.3.439.0; Fri, 5 Jul 2019 14:12:48 +0800 From: Jiangfeng Xiao To: , , , CC: , , , , , , , , , Subject: [PATCH 10/10] net: hisilicon: Add an tx_desc to adapt HI13X1_GMAC Date: Fri, 5 Jul 2019 14:12:42 +0800 Message-ID: <1562307162-103916-1-git-send-email-xiaojiangfeng@huawei.com> X-Mailer: git-send-email 1.8.5.6 MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [10.67.189.167] X-CFilter-Loop: Reflected Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org HI13X1 changed the offsets and bitmaps for tx_desc registers in the same peripheral device on different models of the hip04_eth. Signed-off-by: Jiangfeng Xiao --- drivers/net/ethernet/hisilicon/hip04_eth.c | 34 +++++++++++++++++++++++++++--- 1 file changed, 31 insertions(+), 3 deletions(-) diff --git a/drivers/net/ethernet/hisilicon/hip04_eth.c b/drivers/net/ethernet/hisilicon/hip04_eth.c index 780fc46..6256357 100644 --- a/drivers/net/ethernet/hisilicon/hip04_eth.c +++ b/drivers/net/ethernet/hisilicon/hip04_eth.c @@ -76,8 +76,15 @@ /* TX descriptor config */ #define TX_FREE_MEM BIT(0) #define TX_READ_ALLOC_L3 BIT(1) -#define TX_FINISH_CACHE_INV BIT(2) +#if defined(CONFIG_HI13X1_GMAC) +#define TX_CLEAR_WB BIT(7) +#define TX_RELEASE_TO_PPE BIT(4) +#define TX_FINISH_CACHE_INV BIT(6) +#define TX_POOL_SHIFT 16 +#else #define TX_CLEAR_WB BIT(4) +#define TX_FINISH_CACHE_INV BIT(2) +#endif #define TX_L3_CHECKSUM BIT(5) #define TX_LOOP_BACK BIT(11) @@ -124,6 +131,7 @@ /* buf unit size is cache_line_size, which is 64, so the shift is 6 */ #define PPE_BUF_SIZE_SHIFT 6 #define PPE_TX_BUF_HOLD BIT(31) +#define CACHE_LINE_MASK 0x3F #else #define PPE_CFG_QOS_VMID_GRP_SHIFT 8 #define PPE_CFG_RX_CTRL_ALIGN_SHIFT 11 @@ -163,11 +171,22 @@ #define HIP04_MIN_TX_COALESCE_FRAMES 100 struct tx_desc { +#if defined(CONFIG_HI13X1_GMAC) + u32 reserved1[2]; + u32 send_addr; + u16 send_size; + u16 data_offset; + u32 reserved2[7]; + u32 cfg; + u32 wb_addr; + u32 reserved3[3]; +#else u32 send_addr; u32 send_size; u32 next_addr; u32 cfg; u32 wb_addr; +#endif } __aligned(64); struct rx_desc { @@ -505,11 +524,20 @@ static void hip04_start_tx_timer(struct hip04_priv *priv) priv->tx_skb[tx_head] = skb; priv->tx_phys[tx_head] = phys; - desc->send_addr = (__force u32)cpu_to_be32(phys); + desc->send_size = (__force u32)cpu_to_be32(skb->len); +#if defined(CONFIG_HI13X1_GMAC) + desc->cfg = (__force u32)cpu_to_be32(TX_CLEAR_WB | TX_FINISH_CACHE_INV + | TX_RELEASE_TO_PPE | priv->port << TX_POOL_SHIFT); + desc->data_offset = (__force u32)cpu_to_be32(phys & CACHE_LINE_MASK); + desc->send_addr = (__force u32)cpu_to_be32(phys & ~CACHE_LINE_MASK); +#else desc->cfg = (__force u32)cpu_to_be32(TX_CLEAR_WB | TX_FINISH_CACHE_INV); + desc->send_addr = (__force u32)cpu_to_be32(phys); +#endif phys = priv->tx_desc_dma + tx_head * sizeof(struct tx_desc); - desc->wb_addr = (__force u32)cpu_to_be32(phys); + desc->wb_addr = (__force u32)cpu_to_be32(phys + + offsetof(struct tx_desc, send_addr)); skb_tx_timestamp(skb); hip04_set_xmit_desc(priv, phys); -- 1.8.5.6