Received: by 2002:a25:ad19:0:0:0:0:0 with SMTP id y25csp536330ybi; Wed, 17 Jul 2019 00:52:35 -0700 (PDT) X-Google-Smtp-Source: APXvYqwSOXjj+7cml8sRq541q3Ogv6Gd3uX+PPLaeDSbQOEjyL5LVUd/g+6EPgPX5QzlhWuhnbLi X-Received: by 2002:a17:902:e582:: with SMTP id cl2mr41773662plb.60.1563349955149; Wed, 17 Jul 2019 00:52:35 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1563349955; cv=none; d=google.com; s=arc-20160816; b=JHy6q6M9uGI5lPtEgmvOJE/aAlUM0UkJnKumxZXsV0rEy3nvHJGjtDHf7vKOkK+agU f2x+8y77mSUzcbRHoDbUJudQNi1Wt+izzmWyKwRavTl01nLgIGKYmcbKqqNhVMY9rpxz iuPdEoFp/E/86iX565YTdoZ5TruUhXBZ2V+XKTuxJ+2RqVIE328kWt0XSR2tHx5joZ00 sSaF9NFsnOqXKP3Zie2KgkaLT/z+suGZiMqdqu915z1X0ZC7DY1uq8lHIzaSfS3a+V/g 6rLNm9rPLWVTjyW2Ogp2yJAf/LDYEvF46my36QCyivgWBnZlSidjntVeNxQxawAxz7Ke 3fsg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from; bh=0FSnuLz3NkBNhv6rx0xaG54H4u0y60cKhoIeY9BmtnM=; b=h8A7I4m3BTPKLjKRlNVvzFDcfkzZNfSHD5Qhf7apEKOQlzp2tpU0tYCtalbm3Nz3Zo lNg7eT3fEfimpGD9t6bOdH8sukQHSIk1yET4Lj30RqnEtqmzHnQ0+ocVRpL8KqlVqX9I 6IP1hKvW6u86YA5W87Ihp0IhV32pLeuYVX98PQ3s+zHwo9J0aGbT9v7UIoxUibcCLVMg +XM5kk1MNEq+pOpKTdsmaUxgbgQmMR2Ubqu9fR1pVkYVned27m9CyapKtvGD5s2/Xq4u aQfkNcwproIlahNtuRoUuBEsZpXsyhEqvO65ny1RSYBN/tHiRd0736W3QL7MByLfak/x NF+g== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id z17si23598480pgl.560.2019.07.17.00.52.19; Wed, 17 Jul 2019 00:52:35 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1730718AbfGQHuO (ORCPT + 99 others); Wed, 17 Jul 2019 03:50:14 -0400 Received: from szxga05-in.huawei.com ([45.249.212.191]:2276 "EHLO huawei.com" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S1726243AbfGQHtZ (ORCPT ); Wed, 17 Jul 2019 03:49:25 -0400 Received: from DGGEMS402-HUB.china.huawei.com (unknown [172.30.72.59]) by Forcepoint Email with ESMTP id C63EA5538F7C60FC3354; Wed, 17 Jul 2019 15:49:23 +0800 (CST) Received: from huawei.com (10.175.124.28) by DGGEMS402-HUB.china.huawei.com (10.3.19.202) with Microsoft SMTP Server id 14.3.439.0; Wed, 17 Jul 2019 15:49:14 +0800 From: Jason Yan To: , , , , , , , , CC: , , , , , , Jason Yan Subject: [RFC PATCH 04/10] powerpc/fsl_booke/32: introduce create_tlb_entry() helper Date: Wed, 17 Jul 2019 16:06:15 +0800 Message-ID: <20190717080621.40424-5-yanaijie@huawei.com> X-Mailer: git-send-email 2.17.2 In-Reply-To: <20190717080621.40424-1-yanaijie@huawei.com> References: <20190717080621.40424-1-yanaijie@huawei.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [10.175.124.28] X-CFilter-Loop: Reflected Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add a new helper create_tlb_entry() to create a tlb entry by the virtual and physical address. This is a preparation to support boot kernel at a randomized address. Signed-off-by: Jason Yan Cc: Diana Craciun Cc: Michael Ellerman Cc: Christophe Leroy Cc: Benjamin Herrenschmidt Cc: Paul Mackerras Cc: Nicholas Piggin Cc: Kees Cook --- arch/powerpc/kernel/head_fsl_booke.S | 30 ++++++++++++++++++++++++++++ arch/powerpc/mm/mmu_decl.h | 1 + 2 files changed, 31 insertions(+) diff --git a/arch/powerpc/kernel/head_fsl_booke.S b/arch/powerpc/kernel/head_fsl_booke.S index adf0505dbe02..a57d44638031 100644 --- a/arch/powerpc/kernel/head_fsl_booke.S +++ b/arch/powerpc/kernel/head_fsl_booke.S @@ -1114,6 +1114,36 @@ __secondary_hold_acknowledge: .long -1 #endif +/* + * Create a 64M tlb by address and entry + * r3/r4 - physical address + * r5 - virtual address + * r6 - entry + */ +_GLOBAL(create_tlb_entry) + lis r7,0x1000 /* Set MAS0(TLBSEL) = 1 */ + rlwimi r7,r6,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r6) */ + mtspr SPRN_MAS0,r7 /* Write MAS0 */ + + lis r6,(MAS1_VALID|MAS1_IPROT)@h + ori r6,r6,(MAS1_TSIZE(BOOK3E_PAGESZ_64M))@l + mtspr SPRN_MAS1,r6 /* Write MAS1 */ + + lis r6,MAS2_EPN_MASK(BOOK3E_PAGESZ_64M)@h + ori r6,r6,MAS2_EPN_MASK(BOOK3E_PAGESZ_64M)@l + and r6,r6,r5 + ori r6,r6,MAS2_M@l + mtspr SPRN_MAS2,r6 /* Write MAS2(EPN) */ + + mr r8,r4 + ori r8,r8,(MAS3_SW|MAS3_SR|MAS3_SX) + mtspr SPRN_MAS3,r8 /* Write MAS3(RPN) */ + + tlbwe /* Write TLB */ + isync + sync + blr + /* * Create a tlb entry with the same effective and physical address as * the tlb entry used by the current running code. But set the TS to 1. diff --git a/arch/powerpc/mm/mmu_decl.h b/arch/powerpc/mm/mmu_decl.h index 32c1a191c28a..d7737cf97cee 100644 --- a/arch/powerpc/mm/mmu_decl.h +++ b/arch/powerpc/mm/mmu_decl.h @@ -142,6 +142,7 @@ extern unsigned long calc_cam_sz(unsigned long ram, unsigned long virt, extern void adjust_total_lowmem(void); extern int switch_to_as1(void); extern void restore_to_as0(int esel, int offset, void *dt_ptr, int bootcpu); +extern void create_tlb_entry(phys_addr_t phys, unsigned long virt, int entry); #endif extern void loadcam_entry(unsigned int index); extern void loadcam_multi(int first_idx, int num, int tmp_idx); -- 2.17.2