Received: by 2002:a25:ad19:0:0:0:0:0 with SMTP id y25csp2865697ybi; Thu, 18 Jul 2019 16:06:52 -0700 (PDT) X-Google-Smtp-Source: APXvYqymKI3rLwHndkoOW6mCH4IZ9F3yJz2w5vgIy1Y8G04AO1cBns20hkmKvTP66kXuIvR1iQIp X-Received: by 2002:a17:90a:c20e:: with SMTP id e14mr11180366pjt.0.1563491212547; Thu, 18 Jul 2019 16:06:52 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1563491212; cv=none; d=google.com; s=arc-20160816; b=ffXzhLCmqdwsCUYHvFsTt/u/zJyVzAWLYXFe0+ejMhD9Lf4vm7pcVasP/f+usuMFC8 7V4cnIu8nJ+UE97Jo/7K/EzBcrUQBJ+Rdi2t7lKSG4XqFpFr1Wz8jDlk1by+Zju+mgol I3WvH9NElpjDp71ZnxgHwuOu/yN6zRqXfWCVHH4wOHYlJRLDu5fyKFSNKtGT3zk1G4Qm 0MNz+IuJXnw+PPC7aGYiR2hseZMV3fsbBbGtXMZFy8WG3ZNBt2nYuxoMjUllY5f4tIjj 4VWUqQ70uiCE9ammHO1wGFAwmr6kbKXS8MPSDQ64Py0kL5hUA2Ae+Ei2cyLiKtB2UDul /1Sg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:cc:to:subject:message-id:date:from :in-reply-to:references:mime-version:dkim-signature; bh=fc+u6+V0LBMO4h5XjC3+9AyYfLXafLmHvtMzG1nomgE=; b=ukgk80yT7hl2FEOLLaaWBnYIBoSu8TiDVOhE5A0aHkndPkLScQ2EL3I7QEPQ/InDt1 bXaJxWKdUYVsUos0uVJWaERK2K6nuKZ6KdYVeDl5hqk1mJP4iALz/whXZlwchF00ZOBw jCl3xtI7lez7lPPvfiOwPo+dH2+qDUHB9IIJOeCvcYKQ63Vs+BmyFT+5xAqeSqGBy8y0 RLqvN9FxQksC/7U6fGqu5C4yOnsZUUAYtIFSdU0v7UWpR2b8RmjGn3bE2mLNndJ7ekBR ZmisEbltnFzOM2o8pnljmMzH1QdYoN/iZwCDJyuQT12CHGqTQu7OOA6aSMmYnHQg7jpF Ronw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=nuDHuLBe; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id x16si851582pgk.484.2019.07.18.16.06.36; Thu, 18 Jul 2019 16:06:52 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=nuDHuLBe; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728148AbfGRXFz (ORCPT + 99 others); Thu, 18 Jul 2019 19:05:55 -0400 Received: from mail-lj1-f196.google.com ([209.85.208.196]:34629 "EHLO mail-lj1-f196.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727972AbfGRXFy (ORCPT ); Thu, 18 Jul 2019 19:05:54 -0400 Received: by mail-lj1-f196.google.com with SMTP id p17so28977507ljg.1; Thu, 18 Jul 2019 16:05:53 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20161025; h=mime-version:references:in-reply-to:from:date:message-id:subject:to :cc; bh=fc+u6+V0LBMO4h5XjC3+9AyYfLXafLmHvtMzG1nomgE=; b=nuDHuLBeSmox55Zwpt89WZmzaYohhH9FkinlEQpNtCxhihDP0Ue4k9XNHhu9m8479R ++P446NtARkpPtEWIsbHo/HNHeRfCLKXkVbEZ9j5w0RjSFkbSv0MwvX30mgwJnn6vFpA glXEhwIT+9ALQyM2hwixwq43TYJ//CpQz578628ActLr0KMGFMA7MGQYInuR+XfBiddY XhmALJU0u6B1j1muragUyiWcgDwM2O+9/Ptk9885NoV2kiQpF0qwisdqcgiG2mtTP/CG 8buudUtysmru6o2gtuIsf97RiLcT6Q7IHhgGaDBla8i/ZkUdXpceZwuf+3VL1nQ2A5AE 8TJA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:mime-version:references:in-reply-to:from:date :message-id:subject:to:cc; bh=fc+u6+V0LBMO4h5XjC3+9AyYfLXafLmHvtMzG1nomgE=; b=nD0YRQ+q7y/fnbsZUek5RCvZHxC9efOKdBU7DoK0cLpPDtW6z1rxHBp+F+37oV/pNy 1Eu2YeVJGokl8oVl7fXiIg8SjUYpaaeTEYtWpUvjGuzIgEsOEO6FlwFfWSyvHWsdMM2k FP0JhwUdBHBZF2oxaiSKkrjOS61guZNQ46SOP8/ERv6gb/kbalDvCfwXD89dy/l2sis9 jztAJ/ZvjvSFW0i+AjVtM6oYOaDeBgumD2FMitn8XpAAg4vkkI+vV0XuMbOId3g9i5A/ 5WCHAzyFTke81g/RoFZE+URQU1Nt10HpBKr/CuKwV0lOIPjioWtXdipt2ibpEGly5UUX XCMw== X-Gm-Message-State: APjAAAXQ39o/79mRlkXSRA16z5scrsX+pYs8OlL2WR7nRCucAzfgMuxH aMkidWn3ZBzEOkdV5MSnqefnd+SwZbU4zTk13i4= X-Received: by 2002:a2e:5dc6:: with SMTP id v67mr25865035lje.240.1563491152722; Thu, 18 Jul 2019 16:05:52 -0700 (PDT) MIME-Version: 1.0 References: <20190718121628.23991-1-andradanciu1997@gmail.com> <20190718121628.23991-2-andradanciu1997@gmail.com> In-Reply-To: <20190718121628.23991-2-andradanciu1997@gmail.com> From: Fabio Estevam Date: Thu, 18 Jul 2019 20:05:41 -0300 Message-ID: Subject: Re: [PATCH v3 1/2] arm64: dts: fsl: pico-pi: Add a device tree for the PICO-PI-IMX8M To: Andra Danciu Cc: Shawn Guo , Rob Herring , Mark Rutland , Manivannan Sadhasivam , Andrey Smirnov , =?UTF-8?Q?Uwe_Kleine=2DK=C3=B6nig?= , Dong Aisheng , Li Yang , sriram.dash@nxp.com, Lucas Stach , pankaj.bansal@nxp.com, Ping Bai , Pramod Kumar , Bhaskar Upadhaya , Richard Hu , "open list:OPEN FIRMWARE AND FLATTENED DEVICE TREE BINDINGS" , linux-kernel Content-Type: text/plain; charset="UTF-8" Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi Andra, On Thu, Jul 18, 2019 at 9:16 AM Andra Danciu wrote: > > From: Richard Hu Please put a few words about the board and a link to its webpage, if available. > The current level of support yields a working console and is able to boot > userspace from NFS or init ramdisk. > > Additional subsystems that are active : > - Ethernet > - USB > > Cc: Daniel Baluta > Signed-off-by: Richard Hu > Signed-off-by: Andra Danciu > --- > arch/arm64/boot/dts/freescale/Makefile | 1 + > arch/arm64/boot/dts/freescale/pico-pi-8m.dts | 417 +++++++++++++++++++++++++++ > 2 files changed, 418 insertions(+) > create mode 100644 arch/arm64/boot/dts/freescale/pico-pi-8m.dts > > diff --git a/arch/arm64/boot/dts/freescale/Makefile b/arch/arm64/boot/dts/freescale/Makefile > index c043aca66572..538422903e8a 100644 > --- a/arch/arm64/boot/dts/freescale/Makefile > +++ b/arch/arm64/boot/dts/freescale/Makefile > @@ -26,3 +26,4 @@ dtb-$(CONFIG_ARCH_MXC) += imx8mq-librem5-devkit.dtb > dtb-$(CONFIG_ARCH_MXC) += imx8mq-zii-ultra-rmb3.dtb > dtb-$(CONFIG_ARCH_MXC) += imx8mq-zii-ultra-zest.dtb > dtb-$(CONFIG_ARCH_MXC) += imx8qxp-mek.dtb > +dtb-$(CONFIG_ARCH_MXC) += pico-pi-8m.dtb The convention we use with imx dtbs is to put the SoC name first, so that would become: imx8mq-pico-pi.dtb > +&iomuxc { Please place iomuxc node as the last one. > +&fec1 { > + pinctrl-names = "default"; > + pinctrl-0 = <&pinctrl_fec1 &pinctrl_enet_3v3>; > + phy-mode = "rgmii-id"; > + pinctrl-assert-gpios = <&gpio1 0 GPIO_ACTIVE_HIGH>; This property does not exist. > + phy-handle = <ðphy0>; > + fsl,magic-packet; > + status = "okay"; > + > + mdio { > + #address-cells = <1>; > + #size-cells = <0>; > + > + ethphy0: ethernet-phy@1 { > + compatible = "ethernet-phy-ieee802.3-c22"; > + reg = <1>; > + at803x,led-act-blind-workaround; > + at803x,eee-disabled; These two properties do not exist. > +&i2c1 { > + clock-frequency = <100000>; > + pinctrl-names = "default"; > + pinctrl-0 = <&pinctrl_i2c1>; > + status = "okay"; > + > + pmic: pmic@4b { > + reg = <0x4b>; > + compatible = "rohm,bd71837"; > + /* PMIC BD71837 PMIC_nINT GPIO1_IO12 */ > + pinctrl-0 = <&pinctrl_pmic>; pinctrl-names = "default" is missing > + gpio_intr = <&gpio1 3 GPIO_ACTIVE_LOW>; This is not documented. Please look at Documentation/devicetree/bindings/regulator/rohm,bd71837-regulator.txt for the valid bindings and also at arch/arm64/boot/dts/freescale/imx8mq-librem5-devkit.dts for a reference for adding the BD71837 support. > +&A53_0 { > + operating-points = < > + /* kHz uV */ > + 1500000 1000000 > + 1300000 1000000 > + 1000000 900000 > + 800000 900000 This is not needed as these operating points are already specified at imx8mq.dtsi.