Received: by 2002:a25:ad19:0:0:0:0:0 with SMTP id y25csp9943355ybi; Wed, 24 Jul 2019 12:46:17 -0700 (PDT) X-Google-Smtp-Source: APXvYqwY/Sb7zLiXaHOY3bN9h/XFthRHg2cxOLMf6X7lCIQXznhq2vp2iLvdz51nGFN75rcHl3cD X-Received: by 2002:a62:3103:: with SMTP id x3mr12637792pfx.107.1563997577287; Wed, 24 Jul 2019 12:46:17 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1563997577; cv=none; d=google.com; s=arc-20160816; b=vmyYcR9YGlvleu1SSgAACFpAjK4QpEHkhnkejFkiB16JFKcWaQ6+SeT5fTdL5oQH2W JXpCfSvHL8cCHGiUameuCtYvxVJjHmtSCsfAO54kFmYlro0UR+5Usrm5TJpkouPfP0ro kSu5UGnzb4POIRkNguQtJ7WvuC7H3FMXZaScUjv4JjN/7u258spbF+ugm79+ZaBmkwZO gKLuK1OEeU8PSBqaswjIEQmqPuQdvjo8zhQ73ybqkttpb//eA6ovbRGRjGFQNm9/fQzS zm2bQ6yZA79leRy2pvMuRK9gY98nqeToQFGdcnmURG/yaqDek9K7I+QJgY1M7Ajt+Ra7 1+jA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding :content-language:in-reply-to:mime-version:user-agent:date :message-id:from:references:cc:to:subject:dkim-signature; bh=AJm71xiQOBjSdWSqksSb6orWtMZCBYh0pcNBwqXoWdQ=; b=dpatGmyalRwM9Iu+A+3tUGp+RDqtU5ToxNH9MAKb1Jfj4SY6zMbI7+0ATQpyQGRqYZ jXi22BcaxkkzKiBvEpQhV8NLmThRznaUQQL5hzyij4GjIimeXA6aclVvspMwi8wm+C2Y LYzsPLRBVhl+ferdu4z45FJJ7YloXNp3cswN3R/Ib7Xq8WryF3S5Kf7YZZso0fO5rxlp bAwmggBMsnJIQMVa2xuDbZd+vPIHqq4fdYO+eVMUFjAr3RHk8CmAZy1OercsZVydVxHi k1FPZliDqOZPa6aU8kbj6V/U0lLYJ7BrhFP9xrrEgXtMFxqMTH6qrvPTpnOyCFjZZ1WW Dm2A== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b=kK94ypqr; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id p93si13769396pjp.66.2019.07.24.12.46.03; Wed, 24 Jul 2019 12:46:17 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b=kK94ypqr; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2390232AbfGXTnj (ORCPT + 99 others); Wed, 24 Jul 2019 15:43:39 -0400 Received: from fllv0015.ext.ti.com ([198.47.19.141]:48892 "EHLO fllv0015.ext.ti.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S2390213AbfGXTng (ORCPT ); Wed, 24 Jul 2019 15:43:36 -0400 Received: from lelv0265.itg.ti.com ([10.180.67.224]) by fllv0015.ext.ti.com (8.15.2/8.15.2) with ESMTP id x6OJgYP0083356; Wed, 24 Jul 2019 14:42:34 -0500 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=ti.com; s=ti-com-17Q1; t=1563997354; bh=AJm71xiQOBjSdWSqksSb6orWtMZCBYh0pcNBwqXoWdQ=; h=Subject:To:CC:References:From:Date:In-Reply-To; b=kK94ypqr0C9M7sOcw1gFudGjaHNocKLuwvjvdo3NuKOzadWnHKCH0m5/wmXuq59Qi SBk4QiMOx+PAaNg8HjZr/fXwwRu/6ahQMFsWaIeGrhb9aPi9n8yaPkpplOtVdVMdMZ JAf3XTh2E9j1Fh6PGEVYqIQuBk7Se1H0btTuyF8U= Received: from DLEE115.ent.ti.com (dlee115.ent.ti.com [157.170.170.26]) by lelv0265.itg.ti.com (8.15.2/8.15.2) with ESMTPS id x6OJgYke104572 (version=TLSv1.2 cipher=AES256-GCM-SHA384 bits=256 verify=FAIL); Wed, 24 Jul 2019 14:42:34 -0500 Received: from DLEE109.ent.ti.com (157.170.170.41) by DLEE115.ent.ti.com (157.170.170.26) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.1713.5; Wed, 24 Jul 2019 14:42:33 -0500 Received: from lelv0326.itg.ti.com (10.180.67.84) by DLEE109.ent.ti.com (157.170.170.41) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.1713.5 via Frontend Transport; Wed, 24 Jul 2019 14:42:33 -0500 Received: from [128.247.58.153] (ileax41-snat.itg.ti.com [10.172.224.153]) by lelv0326.itg.ti.com (8.15.2/8.15.2) with ESMTP id x6OJgXvZ096227; Wed, 24 Jul 2019 14:42:33 -0500 Subject: Re: [PATCH 1/6] dt-bindings: irqchip: Add PRUSS interrupt controller bindings To: Rob Herring CC: Marc Zyngier , Thomas Gleixner , Jason Cooper , Tony Lindgren , "Andrew F. Davis" , Roger Quadros , Lokesh Vutla , Grygorii Strashko , Sekhar Nori , David Lechner , Murali Karicheri , , , , References: <20190708035243.12170-1-s-anna@ti.com> <20190708035243.12170-2-s-anna@ti.com> <20190724163419.GA29254@bogus> From: Suman Anna Message-ID: <6871c381-9fc6-f6be-6386-f183fcc5546a@ti.com> Date: Wed, 24 Jul 2019 14:42:33 -0500 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:60.0) Gecko/20100101 Thunderbird/60.6.1 MIME-Version: 1.0 In-Reply-To: <20190724163419.GA29254@bogus> Content-Type: text/plain; charset="utf-8" Content-Language: en-US Content-Transfer-Encoding: 7bit X-EXCLAIMER-MD-CONFIG: e1e8a2fd-e40a-4ac6-ac9b-f7e9cc9ee180 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 7/24/19 11:34 AM, Rob Herring wrote: > On Sun, 7 Jul 2019 22:52:38 -0500, Suman Anna wrote: >> The Programmable Real-Time Unit Subsystem (PRUSS) contains an interrupt >> controller (INTC) that can handle various system input events and post >> interrupts back to the device-level initiators. The INTC can support >> upto 64 input events on most SoCs with individual control configuration >> and hardware prioritization. These events are mapped onto 10 interrupt >> lines through two levels of many-to-one mapping support. Different >> interrupt lines are routed to the individual PRU cores or to the >> host CPU or to other PRUSS instances. >> >> The K3 AM65x and J721E SoCs have the next generation of the PRU-ICSS IP, >> commonly called ICSSG. The ICSSG interrupt controller on K3 SoCs provide >> a higher number of host interrupts (20 vs 10) and can handle an increased >> number of input events (160 vs 64) from various SoC interrupt sources. >> >> Add the bindings document for these interrupt controllers on all the >> applicable SoCs. It covers the OMAP architecture SoCs - AM33xx, AM437x >> and AM57xx; the Keystone 2 architecture based 66AK2G SoC; the Davinci >> architecture based OMAPL138 SoCs, and the K3 architecture based AM65x >> and J721E SoCs. >> >> Signed-off-by: Suman Anna >> Signed-off-by: Andrew F. Davis >> Signed-off-by: Roger Quadros >> --- >> Prior version: https://patchwork.kernel.org/patch/10795771/ >> >> .../interrupt-controller/ti,pruss-intc.txt | 92 +++++++++++++++++++ >> 1 file changed, 92 insertions(+) >> create mode 100644 Documentation/devicetree/bindings/interrupt-controller/ti,pruss-intc.txt >> > > Reviewed-by: Rob Herring > Thanks Rob. I am going to submit a v2 with some minor reword changes based on couple of comments, but no addition or removal of properties. Should I be retaining your Reviewed-by for v2? regards Suman